| /******************************************************************************* |
| Copyright (C) Marvell International Ltd. and its affiliates |
| |
| This software file (the "File") is owned and distributed by Marvell |
| International Ltd. and/or its affiliates ("Marvell") under the following |
| alternative licensing terms. Once you have made an election to distribute the |
| File under one of the following license alternatives, please (i) delete this |
| introductory statement regarding license alternatives, (ii) delete the two |
| license alternatives that you have not elected to use and (iii) preserve the |
| Marvell copyright notice above. |
| |
| ******************************************************************************** |
| Marvell Commercial License Option |
| |
| If you received this File from Marvell and you have entered into a commercial |
| license agreement (a "Commercial License") with Marvell, the File is licensed |
| to you under the terms of the applicable Commercial License. |
| |
| ******************************************************************************** |
| Marvell GPL License Option |
| |
| If you received this File from Marvell, you may opt to use, redistribute and/or |
| modify this File in accordance with the terms and conditions of the General |
| Public License Version 2, June 1991 (the "GPL License"), a copy of which is |
| available along with the File in the license.txt file or by writing to the Free |
| Software Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 or |
| on the worldwide web at http://www.gnu.org/licenses/gpl.txt. |
| |
| THE FILE IS DISTRIBUTED AS-IS, WITHOUT WARRANTY OF ANY KIND, AND THE IMPLIED |
| WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE ARE EXPRESSLY |
| DISCLAIMED. The GPL License provides additional details about this warranty |
| disclaimer. |
| ******************************************************************************** |
| Marvell BSD License Option |
| |
| If you received this File from Marvell, you may opt to use, redistribute and/or |
| modify this File under the following licensing terms. |
| Redistribution and use in source and binary forms, with or without modification, |
| are permitted provided that the following conditions are met: |
| |
| * Redistributions of source code must retain the above copyright notice, |
| this list of conditions and the following disclaimer. |
| |
| * Redistributions in binary form must reproduce the above copyright |
| notice, this list of conditions and the following disclaimer in the |
| documentation and/or other materials provided with the distribution. |
| |
| * Neither the name of Marvell nor the names of its contributors may be |
| used to endorse or promote products derived from this software without |
| specific prior written permission. |
| |
| THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND |
| ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED |
| WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
| DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR |
| ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES |
| (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; |
| LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON |
| ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
| (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS |
| SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| |
| *******************************************************************************/ |
| #ifndef __INCmvTwsiH |
| #define __INCmvTwsiH |
| |
| |
| #include "mv_os.h" |
| |
| #define MV_BOARD_TCLK_200MHZ 200000000 |
| #define MV_BOARD_TCLK_250MHZ 250000000 |
| #define MV_BOARD_TCLK_166MHZ 166666667 |
| #define MV_BOARD_TCLK_290MHZ 290000000 |
| #define MV_BOARD_TCLK_222MHZ 222000000 |
| #define MV_BOARD_TCLK_133MHZ 133333334 |
| #define MV_BOARD_TCLK_360MHZ 360000000 |
| |
| /* TWSI */ |
| extern MV_U32 mvBoardTclkGet(MV_VOID); |
| #define CONFIG_SYS_TCLK mvBoardTclkGet() |
| #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed default */ |
| #define TWSI_SPEED 100000 |
| #define MV_ABS(number) (((int)(number) < 0) ? -(int)(number) : (int)(number)) |
| #define MV_MBUS_REGS_OFFSET (0x20000) |
| #define MV_CPUIF_REGS_BASE(cpu) (MV_CPUIF_REGS_OFFSET(cpu)) |
| #define MV_MISC_REGS_BASE (MV_MISC_REGS_OFFSET) |
| #define MV_L2C_REGS_BASE (MV_AURORA_L2_REGS_OFFSET) |
| #define MV_CPUIF_SHARED_REGS_BASE (MV_MBUS_REGS_OFFSET) |
| #define MV_COHERENCY_FABRIC_REGS_BASE (MV_COHERENCY_FABRIC_OFFSET) |
| #define CPU_CF_LOCAL_MASK_REG(cpu) (MV_CPUIF_REGS_BASE(cpu) + 0x8c4) |
| #define CPU_INT_SOURCE_CONTROL_REG(i) (MV_CPUIF_SHARED_REGS_BASE + 0xB00 + (i * 0x4)) |
| |
| #define CPU_INT_SOURCE_CONTROL_ENA_OFFS 28 |
| #define CPU_INT_SOURCE_CONTROL_ENA_MASK (1 << CPU_INT_SOURCE_CONTROL_ENA_OFFS) |
| |
| #define CPU_MAIN_INT_TWSI_OFFS(i) (2 + i) |
| #define CPU_MAIN_INT_CAUSE_TWSI(i) (31 + i) |
| #define CPU_INT_SOURCE_CONTROL_IRQ_OFFS 0 |
| #define CPU_INT_SOURCE_CONTROL_IRQ_MASK (1 << CPU_INT_SOURCE_CONTROL_IRQ_OFFS) |
| |
| #define MV_CPUIF_REGS_OFFSET(cpu) (0x21000 + (cpu) * 0x100) |
| #define MV_CPUIF_REGS_BASE(cpu) (MV_CPUIF_REGS_OFFSET(cpu)) |
| #define CPU_MAIN_INT_CAUSE_REG(vec, cpu) (MV_CPUIF_REGS_BASE(cpu) + 0x880 + (vec * 0x4)) |
| #define CPU_MAIN_INT_TWSI_OFFS(i) (2 + i) |
| #define CPU_MAIN_INT_CAUSE_TWSI(i) (31 + i) |
| |
| |
| #define TWSI_CPU_MAIN_INT_CAUSE_REG CPU_MAIN_INT_CAUSE_REG(1, 0) |
| #define MV_TWSI_SLAVE_REGS_OFFSET(chanNum) (0x11000 + (chanNum * 0x100)) |
| /* |
| ** Base address for TWSI registers. |
| */ |
| #define MV_TWSI_SLAVE_REGS_BASE(unit) (MV_TWSI_SLAVE_REGS_OFFSET(unit)) |
| #define TWSI_CONFIG_DEBUG_REG (MV_TWSI_SLAVE_REGS_BASE(0) + 0x8c) |
| #define TWSI_DEBUG_SLAVE_PORT0_EN BIT18 |
| #define TWSI_DEBUG_SLAVE_PORT1_EN BIT19 |
| |
| /* |
| ** Specific definition for Main CPU interrupt cause register. |
| ** Needed for TWSI operation completion monitoring. |
| */ |
| #define MV_TWSI_CPU_MAIN_INT_CAUSE(chNum) TWSI_CPU_MAIN_INT_CAUSE_REG |
| |
| /* Operation failed need retry - ERROR code from TWSI hal driver */ |
| #define MV_TWSI_RETRY 38 |
| |
| #define TWSI_TIMEOUT_VALUE 0x500 |
| |
| /*#define TWSI_CPU_MAIN_INT_CAUSE_REG 0x20200 */ |
| /* #define TWSI_CPU_MAIN_INT_TWSI_OFFS 29 */ /*5*/ |
| #define TWSI_CPU_MAIN_INT_TWSI_BIT (1 << TWSI_CPU_MAIN_INT_TWSI_OFFS) |
| |
| |
| #define CPU_LCD_TWSI_CONFIG_1_REG (INTER_REGS_BASE + 0xE802C) |
| #define CPU_LCD_TWSI_CONFIG_2_REG (INTER_REGS_BASE + 0xE8030) |
| |
| #define TWSI_SLAVE_ADDR_REG(chanNum) (MV_TWSI_SLAVE_REGS_BASE(chanNum) + 0x00) |
| |
| #define TWSI_SLAVE_ADDR_GCE_ENA BIT0 |
| #define TWSI_SLAVE_ADDR_7BIT_OFFS 0x1 |
| #define TWSI_SLAVE_ADDR_7BIT_MASK (0xFF << TWSI_SLAVE_ADDR_7BIT_OFFS) |
| #define TWSI_SLAVE_ADDR_10BIT_OFFS 0x7 |
| #define TWSI_SLAVE_ADDR_10BIT_MASK 0x300 |
| #define TWSI_SLAVE_ADDR_10BIT_CONST 0xF0 |
| |
| #define TWSI_EXTENDED_SLAVE_ADDR_REG(chanNum) (MV_TWSI_SLAVE_REGS_BASE(chanNum) + 0x10) |
| #define TWSI_EXTENDED_SLAVE_OFFS 0 |
| #define TWSI_EXTENDED_SLAVE_MASK (0xFF << TWSI_EXTENDED_SLAVE_OFFS) |
| |
| #define TWSI_DATA_REG(chanNum) (MV_TWSI_SLAVE_REGS_BASE(chanNum) + 0x04) |
| #define TWSI_DATA_COMMAND_OFFS 0x0 |
| #define TWSI_DATA_COMMAND_MASK (0x1 << TWSI_DATA_COMMAND_OFFS) |
| #define TWSI_DATA_COMMAND_WR (0x1 << TWSI_DATA_COMMAND_OFFS) |
| #define TWSI_DATA_COMMAND_RD (0x0 << TWSI_DATA_COMMAND_OFFS) |
| #define TWSI_DATA_ADDR_7BIT_OFFS 0x1 |
| #define TWSI_DATA_ADDR_7BIT_MASK (0xFF << TWSI_DATA_ADDR_7BIT_OFFS) |
| #define TWSI_DATA_ADDR_10BIT_OFFS 0x7 |
| #define TWSI_DATA_ADDR_10BIT_MASK 0x300 |
| #define TWSI_DATA_ADDR_10BIT_CONST 0xF0 |
| |
| #define TWSI_CONTROL_REG(chanNum) (MV_TWSI_SLAVE_REGS_BASE(chanNum) + 0x08) |
| #define TWSI_CONTROL_ACK BIT2 |
| #define TWSI_CONTROL_INT_FLAG_SET BIT3 |
| #define TWSI_CONTROL_STOP_BIT BIT4 |
| #define TWSI_CONTROL_START_BIT BIT5 |
| #define TWSI_CONTROL_ENA BIT6 |
| #define TWSI_CONTROL_INT_ENA BIT7 |
| |
| |
| #define TWSI_STATUS_BAUDE_RATE_REG(chanNum) (MV_TWSI_SLAVE_REGS_BASE(chanNum) + 0x0c) |
| #define TWSI_BAUD_RATE_N_OFFS 0 |
| #define TWSI_BAUD_RATE_N_MASK (0x7 << TWSI_BAUD_RATE_N_OFFS) |
| #define TWSI_BAUD_RATE_M_OFFS 3 |
| #define TWSI_BAUD_RATE_M_MASK (0xF << TWSI_BAUD_RATE_M_OFFS) |
| |
| #define TWSI_SOFT_RESET_REG(chanNum) (MV_TWSI_SLAVE_REGS_BASE(chanNum) + 0x1c) |
| |
| /* defines */ |
| #define TWSI_TIMEOUT_VALUE 0x500 |
| |
| /* TWSI status codes */ |
| #define TWSI_BUS_ERROR 0x00 |
| #define TWSI_START_CON_TRA 0x08 |
| #define TWSI_REPEATED_START_CON_TRA 0x10 |
| #define TWSI_AD_PLS_WR_BIT_TRA_ACK_REC 0x18 |
| #define TWSI_AD_PLS_WR_BIT_TRA_ACK_NOT_REC 0x20 |
| #define TWSI_M_TRAN_DATA_BYTE_ACK_REC 0x28 |
| #define TWSI_M_TRAN_DATA_BYTE_ACK_NOT_REC 0x30 |
| #define TWSI_M_LOST_ARB_DUR_AD_OR_DATA_TRA 0x38 |
| #define TWSI_AD_PLS_RD_BIT_TRA_ACK_REC 0x40 |
| #define TWSI_AD_PLS_RD_BIT_TRA_ACK_NOT_REC 0x48 |
| #define TWSI_M_REC_RD_DATA_ACK_TRA 0x50 |
| #define TWSI_M_REC_RD_DATA_ACK_NOT_TRA 0x58 |
| #define TWSI_SLA_REC_AD_PLS_WR_BIT_ACK_TRA 0x60 |
| #define TWSI_M_LOST_ARB_DUR_AD_TRA_AD_IS_TRGT_TO_SLA_ACK_TRA_W 0x68 |
| #define TWSI_GNL_CALL_REC_ACK_TRA 0x70 |
| #define TWSI_M_LOST_ARB_DUR_AD_TRA_GNL_CALL_AD_REC_ACK_TRA 0x78 |
| #define TWSI_SLA_REC_WR_DATA_AF_REC_SLA_AD_ACK_TRAN 0x80 |
| #define TWSI_SLA_REC_WR_DATA_AF_REC_SLA_AD_ACK_NOT_TRAN 0x88 |
| #define TWSI_SLA_REC_WR_DATA_AF_REC_GNL_CALL_ACK_TRAN 0x90 |
| #define TWSI_SLA_REC_WR_DATA_AF_REC_GNL_CALL_ACK_NOT_TRAN 0x98 |
| #define TWSI_SLA_REC_STOP_OR_REPEATED_STRT_CON 0xA0 |
| #define TWSI_SLA_REC_AD_PLS_RD_BIT_ACK_TRA 0xA8 |
| #define TWSI_M_LOST_ARB_DUR_AD_TRA_AD_IS_TRGT_TO_SLA_ACK_TRA_R 0xB0 |
| #define TWSI_SLA_TRA_RD_DATA_ACK_REC 0xB8 |
| #define TWSI_SLA_TRA_RD_DATA_ACK_NOT_REC 0xC0 |
| #define TWSI_SLA_TRA_LAST_RD_DATA_ACK_REC 0xC8 |
| #define TWSI_SEC_AD_PLS_WR_BIT_TRA_ACK_REC 0xD0 |
| #define TWSI_SEC_AD_PLS_WR_BIT_TRA_ACK_NOT_REC 0xD8 |
| #define TWSI_SEC_AD_PLS_RD_BIT_TRA_ACK_REC 0xE0 |
| #define TWSI_SEC_AD_PLS_RD_BIT_TRA_ACK_NOT_REC 0xE8 |
| #define TWSI_NO_REL_STS_INT_FLAG_IS_KEPT_0 0xF8 |
| |
| |
| /* Timers */ |
| #define REG_TIMERS_CTRL_ADDR 0x20300 |
| #define REG_TIMERS_EVENTS_ADDR 0x20304 |
| #define REG_TIMER0_VALUE_ADDR 0x20314 |
| #define REG_TIMER0_ENABLE_MASK 0x1 |
| |
| /* The TWSI interface supports both 7-bit and 10-bit addressing. */ |
| /* This enumerator describes addressing type. */ |
| typedef enum { |
| ADDR7_BIT, /* 7 bit address */ |
| ADDR10_BIT /* 10 bit address */ |
| } MV_TWSI_ADDR_TYPE; |
| |
| /* This structure describes TWSI address. */ |
| typedef struct _mvTwsiAddr { |
| MV_U32 address; /* address */ |
| MV_TWSI_ADDR_TYPE type; /* Address type */ |
| } MV_TWSI_ADDR; |
| |
| /* This structure describes a TWSI slave. */ |
| typedef struct _mvTwsiSlave { |
| MV_TWSI_ADDR slaveAddr; |
| MV_BOOL validOffset; /* whether the slave has offset (i.e. Eeprom etc.) */ |
| MV_U32 offset; /* offset in the slave. */ |
| MV_BOOL moreThen256; /* whether the ofset is bigger then 256 */ |
| } MV_TWSI_SLAVE; |
| |
| /* This enumerator describes TWSI protocol commands. */ |
| typedef enum _mvTwsiCmd { |
| MV_TWSI_WRITE, /* TWSI write command - 0 according to spec */ |
| MV_TWSI_READ /* TWSI read command - 1 according to spec */ |
| } MV_TWSI_CMD; |
| |
| |
| MV_STATUS mvTwsiStartBitSet(MV_U8 chanNum); |
| MV_STATUS mvTwsiStopBitSet(MV_U8 chanNum); |
| MV_STATUS mvTwsiAddrSet(MV_U8 chanNum, MV_TWSI_ADDR *twsiAddr, MV_TWSI_CMD command); |
| |
| MV_U32 mvTwsiInit(MV_U8 chanNum, MV_KHZ frequency, MV_U32 Tclk, MV_TWSI_ADDR *twsiAddr, MV_BOOL generalCallEnable); |
| MV_STATUS mvTwsiRead(MV_U8 chanNum, MV_TWSI_SLAVE *twsiSlave, MV_U8 *pBlock, MV_U32 blockSize); |
| MV_STATUS mvTwsiWrite(MV_U8 chanNum, MV_TWSI_SLAVE *twsiSlave, MV_U8 *pBlock, MV_U32 blockSize); |
| |
| |
| #endif /* __INCmvTwsiH */ |