| /* |
| * arch/arm/mach-spear6xx/include/mach/spear.h |
| * |
| * SPEAr6xx Machine family specific definition |
| * |
| * Copyright (C) 2009 ST Microelectronics |
| * Rajeev Kumar<rajeev-dlh.kumar@st.com> |
| * |
| * This file is licensed under the terms of the GNU General Public |
| * License version 2. This program is licensed "as is" without any |
| * warranty of any kind, whether express or implied. |
| */ |
| |
| #ifndef __MACH_SPEAR6XX_H |
| #define __MACH_SPEAR6XX_H |
| |
| #include <asm/memory.h> |
| #include <mach/spear600.h> |
| |
| #define SPEAR6XX_ML_SDRAM_BASE UL(0x00000000) |
| /* ICM1 - Low speed connection */ |
| #define SPEAR6XX_ICM1_BASE UL(0xD0000000) |
| |
| #define SPEAR6XX_ICM1_UART0_BASE UL(0xD0000000) |
| #define VA_SPEAR6XX_ICM1_UART0_BASE IO_ADDRESS(SPEAR6XX_ICM1_UART0_BASE) |
| |
| #define SPEAR6XX_ICM1_UART1_BASE UL(0xD0080000) |
| #define SPEAR6XX_ICM1_SSP0_BASE UL(0xD0100000) |
| #define SPEAR6XX_ICM1_SSP1_BASE UL(0xD0180000) |
| #define SPEAR6XX_ICM1_I2C_BASE UL(0xD0200000) |
| #define SPEAR6XX_ICM1_JPEG_BASE UL(0xD0800000) |
| #define SPEAR6XX_ICM1_IRDA_BASE UL(0xD1000000) |
| #define SPEAR6XX_ICM1_FSMC_BASE UL(0xD1800000) |
| #define SPEAR6XX_ICM1_NAND_BASE UL(0xD2000000) |
| #define SPEAR6XX_ICM1_SRAM_BASE UL(0xD2800000) |
| |
| /* ICM2 - Application Subsystem */ |
| #define SPEAR6XX_ICM2_BASE UL(0xD8000000) |
| #define SPEAR6XX_ICM2_TMR0_BASE UL(0xD8000000) |
| #define SPEAR6XX_ICM2_TMR1_BASE UL(0xD8080000) |
| #define SPEAR6XX_ICM2_GPIO_BASE UL(0xD8100000) |
| #define SPEAR6XX_ICM2_SSP2_BASE UL(0xD8180000) |
| #define SPEAR6XX_ICM2_ADC_BASE UL(0xD8200000) |
| |
| /* ML-1, 2 - Multi Layer CPU Subsystem */ |
| #define SPEAR6XX_ML_CPU_BASE UL(0xF0000000) |
| #define SPEAR6XX_CPU_TMR_BASE UL(0xF0000000) |
| #define SPEAR6XX_CPU_GPIO_BASE UL(0xF0100000) |
| #define SPEAR6XX_CPU_VIC_SEC_BASE UL(0xF1000000) |
| #define VA_SPEAR6XX_CPU_VIC_SEC_BASE IO_ADDRESS(SPEAR6XX_CPU_VIC_SEC_BASE) |
| #define SPEAR6XX_CPU_VIC_PRI_BASE UL(0xF1100000) |
| #define VA_SPEAR6XX_CPU_VIC_PRI_BASE IO_ADDRESS(SPEAR6XX_CPU_VIC_PRI_BASE) |
| |
| /* ICM3 - Basic Subsystem */ |
| #define SPEAR6XX_ICM3_BASE UL(0xF8000000) |
| #define SPEAR6XX_ICM3_SMEM_BASE UL(0xF8000000) |
| #define SPEAR6XX_ICM3_SMI_CTRL_BASE UL(0xFC000000) |
| #define SPEAR6XX_ICM3_CLCD_BASE UL(0xFC200000) |
| #define SPEAR6XX_ICM3_DMA_BASE UL(0xFC400000) |
| #define SPEAR6XX_ICM3_SDRAM_CTRL_BASE UL(0xFC600000) |
| #define SPEAR6XX_ICM3_TMR_BASE UL(0xFC800000) |
| #define SPEAR6XX_ICM3_WDT_BASE UL(0xFC880000) |
| #define SPEAR6XX_ICM3_RTC_BASE UL(0xFC900000) |
| #define SPEAR6XX_ICM3_GPIO_BASE UL(0xFC980000) |
| #define SPEAR6XX_ICM3_SYS_CTRL_BASE UL(0xFCA00000) |
| #define VA_SPEAR6XX_ICM3_SYS_CTRL_BASE IO_ADDRESS(SPEAR6XX_ICM3_SYS_CTRL_BASE) |
| #define SPEAR6XX_ICM3_MISC_REG_BASE UL(0xFCA80000) |
| #define VA_SPEAR6XX_ICM3_MISC_REG_BASE IO_ADDRESS(SPEAR6XX_ICM3_MISC_REG_BASE) |
| |
| /* ICM4 - High Speed Connection */ |
| #define SPEAR6XX_ICM4_BASE UL(0xE0000000) |
| #define SPEAR6XX_ICM4_GMAC_BASE UL(0xE0800000) |
| #define SPEAR6XX_ICM4_USBD_FIFO_BASE UL(0xE1000000) |
| #define SPEAR6XX_ICM4_USBD_CSR_BASE UL(0xE1100000) |
| #define SPEAR6XX_ICM4_USBD_PLDT_BASE UL(0xE1200000) |
| #define SPEAR6XX_ICM4_USB_EHCI0_BASE UL(0xE1800000) |
| #define SPEAR6XX_ICM4_USB_OHCI0_BASE UL(0xE1900000) |
| #define SPEAR6XX_ICM4_USB_EHCI1_BASE UL(0xE2000000) |
| #define SPEAR6XX_ICM4_USB_OHCI1_BASE UL(0xE2100000) |
| #define SPEAR6XX_ICM4_USB_ARB_BASE UL(0xE2800000) |
| |
| /* Debug uart for linux, will be used for debug and uncompress messages */ |
| #define SPEAR_DBG_UART_BASE SPEAR6XX_ICM1_UART0_BASE |
| #define VA_SPEAR_DBG_UART_BASE VA_SPEAR6XX_ICM1_UART0_BASE |
| |
| /* Sysctl base for spear platform */ |
| #define SPEAR_SYS_CTRL_BASE SPEAR6XX_ICM3_SYS_CTRL_BASE |
| #define VA_SPEAR_SYS_CTRL_BASE VA_SPEAR6XX_ICM3_SYS_CTRL_BASE |
| |
| #endif /* __MACH_SPEAR6XX_H */ |