| /* linux/arch/arm/mach-exynos4/cpuidle.c |
| * |
| * Copyright (c) 2011 Samsung Electronics Co., Ltd. |
| * http://www.samsung.com |
| * |
| * This program is free software; you can redistribute it and/or modify |
| * it under the terms of the GNU General Public License version 2 as |
| * published by the Free Software Foundation. |
| */ |
| |
| #include <linux/kernel.h> |
| #include <linux/init.h> |
| #include <linux/cpuidle.h> |
| #include <linux/cpu_pm.h> |
| #include <linux/io.h> |
| #include <linux/export.h> |
| #include <linux/time.h> |
| #include <linux/platform_device.h> |
| |
| #include <asm/proc-fns.h> |
| #include <asm/smp_scu.h> |
| #include <asm/suspend.h> |
| #include <asm/unified.h> |
| #include <asm/cpuidle.h> |
| |
| #include <plat/cpu.h> |
| #include <plat/pm.h> |
| |
| #include <mach/pm-core.h> |
| #include <mach/map.h> |
| |
| #include "common.h" |
| #include "regs-pmu.h" |
| |
| #define REG_DIRECTGO_ADDR (samsung_rev() == EXYNOS4210_REV_1_1 ? \ |
| S5P_INFORM7 : (samsung_rev() == EXYNOS4210_REV_1_0 ? \ |
| (S5P_VA_SYSRAM + 0x24) : S5P_INFORM0)) |
| #define REG_DIRECTGO_FLAG (samsung_rev() == EXYNOS4210_REV_1_1 ? \ |
| S5P_INFORM6 : (samsung_rev() == EXYNOS4210_REV_1_0 ? \ |
| (S5P_VA_SYSRAM + 0x20) : S5P_INFORM1)) |
| |
| #define S5P_CHECK_AFTR 0xFCBA0D10 |
| |
| #define EXYNOS5_PWR_CTRL1 (S5P_VA_CMU + 0x01020) |
| #define EXYNOS5_PWR_CTRL2 (S5P_VA_CMU + 0x01024) |
| |
| #define PWR_CTRL1_CORE2_DOWN_RATIO (7 << 28) |
| #define PWR_CTRL1_CORE1_DOWN_RATIO (7 << 16) |
| #define PWR_CTRL1_DIV2_DOWN_EN (1 << 9) |
| #define PWR_CTRL1_DIV1_DOWN_EN (1 << 8) |
| #define PWR_CTRL1_USE_CORE1_WFE (1 << 5) |
| #define PWR_CTRL1_USE_CORE0_WFE (1 << 4) |
| #define PWR_CTRL1_USE_CORE1_WFI (1 << 1) |
| #define PWR_CTRL1_USE_CORE0_WFI (1 << 0) |
| |
| #define PWR_CTRL2_DIV2_UP_EN (1 << 25) |
| #define PWR_CTRL2_DIV1_UP_EN (1 << 24) |
| #define PWR_CTRL2_DUR_STANDBY2_VAL (1 << 16) |
| #define PWR_CTRL2_DUR_STANDBY1_VAL (1 << 8) |
| #define PWR_CTRL2_CORE2_UP_RATIO (1 << 4) |
| #define PWR_CTRL2_CORE1_UP_RATIO (1 << 0) |
| |
| static int exynos4_enter_lowpower(struct cpuidle_device *dev, |
| struct cpuidle_driver *drv, |
| int index); |
| |
| static DEFINE_PER_CPU(struct cpuidle_device, exynos4_cpuidle_device); |
| |
| static struct cpuidle_driver exynos4_idle_driver = { |
| .name = "exynos4_idle", |
| .owner = THIS_MODULE, |
| .states = { |
| [0] = ARM_CPUIDLE_WFI_STATE, |
| [1] = { |
| .enter = exynos4_enter_lowpower, |
| .exit_latency = 300, |
| .target_residency = 100000, |
| .flags = CPUIDLE_FLAG_TIME_VALID, |
| .name = "C1", |
| .desc = "ARM power down", |
| }, |
| }, |
| .state_count = 2, |
| .safe_state_index = 0, |
| }; |
| |
| /* Ext-GIC nIRQ/nFIQ is the only wakeup source in AFTR */ |
| static void exynos4_set_wakeupmask(void) |
| { |
| __raw_writel(0x0000ff3e, S5P_WAKEUP_MASK); |
| } |
| |
| static unsigned int g_pwr_ctrl, g_diag_reg; |
| |
| static void save_cpu_arch_register(void) |
| { |
| /*read power control register*/ |
| asm("mrc p15, 0, %0, c15, c0, 0" : "=r"(g_pwr_ctrl) : : "cc"); |
| /*read diagnostic register*/ |
| asm("mrc p15, 0, %0, c15, c0, 1" : "=r"(g_diag_reg) : : "cc"); |
| return; |
| } |
| |
| static void restore_cpu_arch_register(void) |
| { |
| /*write power control register*/ |
| asm("mcr p15, 0, %0, c15, c0, 0" : : "r"(g_pwr_ctrl) : "cc"); |
| /*write diagnostic register*/ |
| asm("mcr p15, 0, %0, c15, c0, 1" : : "r"(g_diag_reg) : "cc"); |
| return; |
| } |
| |
| static int idle_finisher(unsigned long flags) |
| { |
| cpu_do_idle(); |
| return 1; |
| } |
| |
| static int exynos4_enter_core0_aftr(struct cpuidle_device *dev, |
| struct cpuidle_driver *drv, |
| int index) |
| { |
| unsigned long tmp; |
| |
| exynos4_set_wakeupmask(); |
| |
| /* Set value of power down register for aftr mode */ |
| exynos_sys_powerdown_conf(SYS_AFTR); |
| |
| __raw_writel(virt_to_phys(s3c_cpu_resume), REG_DIRECTGO_ADDR); |
| __raw_writel(S5P_CHECK_AFTR, REG_DIRECTGO_FLAG); |
| |
| save_cpu_arch_register(); |
| |
| /* Setting Central Sequence Register for power down mode */ |
| tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION); |
| tmp &= ~S5P_CENTRAL_LOWPWR_CFG; |
| __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION); |
| |
| cpu_pm_enter(); |
| cpu_suspend(0, idle_finisher); |
| |
| #ifdef CONFIG_SMP |
| if (!soc_is_exynos5250()) |
| scu_enable(S5P_VA_SCU); |
| #endif |
| cpu_pm_exit(); |
| |
| restore_cpu_arch_register(); |
| |
| /* |
| * If PMU failed while entering sleep mode, WFI will be |
| * ignored by PMU and then exiting cpu_do_idle(). |
| * S5P_CENTRAL_LOWPWR_CFG bit will not be set automatically |
| * in this situation. |
| */ |
| tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION); |
| if (!(tmp & S5P_CENTRAL_LOWPWR_CFG)) { |
| tmp |= S5P_CENTRAL_LOWPWR_CFG; |
| __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION); |
| } |
| |
| /* Clear wakeup state register */ |
| __raw_writel(0x0, S5P_WAKEUP_STAT); |
| |
| return index; |
| } |
| |
| static int exynos4_enter_lowpower(struct cpuidle_device *dev, |
| struct cpuidle_driver *drv, |
| int index) |
| { |
| int new_index = index; |
| |
| /* AFTR can only be entered when cores other than CPU0 are offline */ |
| if (num_online_cpus() > 1 || dev->cpu != 0) |
| new_index = drv->safe_state_index; |
| |
| if (new_index == 0) |
| return arm_cpuidle_simple_enter(dev, drv, new_index); |
| else |
| return exynos4_enter_core0_aftr(dev, drv, new_index); |
| } |
| |
| static void __init exynos5_core_down_clk(void) |
| { |
| unsigned int tmp; |
| |
| /* |
| * Enable arm clock down (in idle) and set arm divider |
| * ratios in WFI/WFE state. |
| */ |
| tmp = PWR_CTRL1_CORE2_DOWN_RATIO | \ |
| PWR_CTRL1_CORE1_DOWN_RATIO | \ |
| PWR_CTRL1_DIV2_DOWN_EN | \ |
| PWR_CTRL1_DIV1_DOWN_EN | \ |
| PWR_CTRL1_USE_CORE1_WFE | \ |
| PWR_CTRL1_USE_CORE0_WFE | \ |
| PWR_CTRL1_USE_CORE1_WFI | \ |
| PWR_CTRL1_USE_CORE0_WFI; |
| __raw_writel(tmp, EXYNOS5_PWR_CTRL1); |
| |
| /* |
| * Enable arm clock up (on exiting idle). Set arm divider |
| * ratios when not in idle along with the standby duration |
| * ratios. |
| */ |
| tmp = PWR_CTRL2_DIV2_UP_EN | \ |
| PWR_CTRL2_DIV1_UP_EN | \ |
| PWR_CTRL2_DUR_STANDBY2_VAL | \ |
| PWR_CTRL2_DUR_STANDBY1_VAL | \ |
| PWR_CTRL2_CORE2_UP_RATIO | \ |
| PWR_CTRL2_CORE1_UP_RATIO; |
| __raw_writel(tmp, EXYNOS5_PWR_CTRL2); |
| } |
| |
| static int exynos_cpuidle_probe(struct platform_device *pdev) |
| { |
| int cpu_id, ret; |
| struct cpuidle_device *device; |
| |
| if (soc_is_exynos5250()) |
| exynos5_core_down_clk(); |
| |
| if (soc_is_exynos5440()) |
| exynos4_idle_driver.state_count = 1; |
| |
| ret = cpuidle_register_driver(&exynos4_idle_driver); |
| if (ret) { |
| dev_err(&pdev->dev, "failed to register cpuidle driver\n"); |
| return ret; |
| } |
| |
| for_each_online_cpu(cpu_id) { |
| device = &per_cpu(exynos4_cpuidle_device, cpu_id); |
| device->cpu = cpu_id; |
| |
| ret = cpuidle_register_device(device); |
| if (ret) { |
| dev_err(&pdev->dev, "failed to register cpuidle device\n"); |
| return ret; |
| } |
| } |
| |
| return 0; |
| } |
| |
| static struct platform_driver exynos_cpuidle_driver = { |
| .probe = exynos_cpuidle_probe, |
| .driver = { |
| .name = "exynos_cpuidle", |
| .owner = THIS_MODULE, |
| }, |
| }; |
| |
| module_platform_driver(exynos_cpuidle_driver); |