| /* |
| * DTS file for AMD Seattle SoC |
| * |
| * Copyright (C) 2014 Advanced Micro Devices, Inc. |
| */ |
| |
| / { |
| compatible = "amd,seattle"; |
| interrupt-parent = <&gic0>; |
| #address-cells = <2>; |
| #size-cells = <2>; |
| |
| gic0: interrupt-controller@e1101000 { |
| compatible = "arm,gic-400", "arm,cortex-a15-gic"; |
| interrupt-controller; |
| #interrupt-cells = <3>; |
| #address-cells = <2>; |
| #size-cells = <2>; |
| reg = <0x0 0xe1110000 0 0x1000>, |
| <0x0 0xe112f000 0 0x2000>, |
| <0x0 0xe1140000 0 0x10000>, |
| <0x0 0xe1160000 0 0x10000>; |
| interrupts = <1 9 0xf04>; |
| ranges = <0 0 0 0xe1100000 0 0x100000>; |
| v2m0: v2m@e0080000 { |
| compatible = "arm,gic-v2m-frame"; |
| msi-controller; |
| reg = <0x0 0x00080000 0 0x1000>; |
| }; |
| }; |
| |
| timer { |
| compatible = "arm,armv8-timer"; |
| interrupts = <1 13 0xff04>, |
| <1 14 0xff04>, |
| <1 11 0xff04>, |
| <1 10 0xff04>; |
| }; |
| |
| pmu { |
| compatible = "arm,armv8-pmuv3"; |
| interrupts = <0 7 4>, |
| <0 8 4>, |
| <0 9 4>, |
| <0 10 4>, |
| <0 11 4>, |
| <0 12 4>, |
| <0 13 4>, |
| <0 14 4>; |
| }; |
| |
| smb0: smb { |
| compatible = "simple-bus"; |
| #address-cells = <2>; |
| #size-cells = <2>; |
| ranges; |
| |
| /* DDR range is 40-bit addressing */ |
| dma-ranges = <0x80 0x0 0x80 0x0 0x7f 0xffffffff>; |
| |
| /include/ "amd-seattle-clks.dtsi" |
| |
| sata0: sata@e0300000 { |
| compatible = "snps,dwc-ahci"; |
| reg = <0 0xe0300000 0 0x800>; |
| interrupts = <0 355 4>; |
| clocks = <&sataclk_333mhz>; |
| dma-coherent; |
| }; |
| |
| i2c0: i2c@e1000000 { |
| status = "disabled"; |
| compatible = "snps,designware-i2c"; |
| reg = <0 0xe1000000 0 0x1000>; |
| interrupts = <0 357 4>; |
| clocks = <&uartspiclk_100mhz>; |
| }; |
| |
| serial0: serial@e1010000 { |
| compatible = "arm,pl011", "arm,primecell"; |
| reg = <0 0xe1010000 0 0x1000>; |
| interrupts = <0 328 4>; |
| clocks = <&uartspiclk_100mhz>, <&uartspiclk_100mhz>; |
| clock-names = "uartclk", "apb_pclk"; |
| }; |
| |
| spi0: ssp@e1020000 { |
| status = "disabled"; |
| compatible = "arm,pl022", "arm,primecell"; |
| #gpio-cells = <2>; |
| reg = <0 0xe1020000 0 0x1000>; |
| spi-controller; |
| interrupts = <0 330 4>; |
| clocks = <&uartspiclk_100mhz>; |
| clock-names = "apb_pclk"; |
| }; |
| |
| spi1: ssp@e1030000 { |
| status = "disabled"; |
| compatible = "arm,pl022", "arm,primecell"; |
| #gpio-cells = <2>; |
| reg = <0 0xe1030000 0 0x1000>; |
| spi-controller; |
| interrupts = <0 329 4>; |
| clocks = <&uartspiclk_100mhz>; |
| clock-names = "apb_pclk"; |
| num-cs = <1>; |
| #address-cells = <1>; |
| #size-cells = <0>; |
| }; |
| |
| gpio0: gpio@e1040000 { |
| status = "disabled"; |
| compatible = "arm,pl061", "arm,primecell"; |
| #gpio-cells = <2>; |
| reg = <0 0xe1040000 0 0x1000>; |
| gpio-controller; |
| interrupts = <0 359 4>; |
| interrupt-controller; |
| #interrupt-cells = <2>; |
| clocks = <&uartspiclk_100mhz>; |
| clock-names = "apb_pclk"; |
| }; |
| |
| gpio1: gpio@e1050000 { |
| status = "disabled"; |
| compatible = "arm,pl061", "arm,primecell"; |
| #gpio-cells = <2>; |
| reg = <0 0xe1050000 0 0x1000>; |
| gpio-controller; |
| interrupts = <0 358 4>; |
| clocks = <&uartspiclk_100mhz>; |
| clock-names = "apb_pclk"; |
| }; |
| |
| ccp0: ccp@e0100000 { |
| status = "disabled"; |
| compatible = "amd,ccp-seattle-v1a"; |
| reg = <0 0xe0100000 0 0x10000>; |
| interrupts = <0 3 4>; |
| dma-coherent; |
| }; |
| |
| pcie0: pcie@f0000000 { |
| compatible = "pci-host-ecam-generic"; |
| #address-cells = <3>; |
| #size-cells = <2>; |
| #interrupt-cells = <1>; |
| device_type = "pci"; |
| bus-range = <0 0x7f>; |
| msi-parent = <&v2m0>; |
| reg = <0 0xf0000000 0 0x10000000>; |
| |
| interrupt-map-mask = <0xf800 0x0 0x0 0x7>; |
| interrupt-map = |
| <0x1000 0x0 0x0 0x1 &gic0 0x0 0x0 0x0 0x120 0x1>, |
| <0x1000 0x0 0x0 0x2 &gic0 0x0 0x0 0x0 0x121 0x1>, |
| <0x1000 0x0 0x0 0x3 &gic0 0x0 0x0 0x0 0x122 0x1>, |
| <0x1000 0x0 0x0 0x4 &gic0 0x0 0x0 0x0 0x123 0x1>; |
| |
| dma-coherent; |
| dma-ranges = <0x43000000 0x80 0x0 0x80 0x0 0x7f 0xffffffff>; |
| ranges = |
| /* I/O Memory (size=64K) */ |
| <0x01000000 0x00 0x00000000 0x00 0xefff0000 0x00 0x00010000>, |
| /* 32-bit MMIO (size=2G) */ |
| <0x02000000 0x00 0x40000000 0x00 0x40000000 0x00 0x80000000>, |
| /* 64-bit MMIO (size= 124G) */ |
| <0x03000000 0x01 0x00000000 0x01 0x00000000 0x7f 0x00000000>; |
| }; |
| }; |
| }; |