blob: c2dec99e693b7887ec6904690175b03f9bf0df2a [file] [log] [blame]
/***************************************************************************
* Copyright (c) 1999-2012, Broadcom Corporation
*
* This program is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation.
*
* This program is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
*
* You should have received a copy of the GNU General Public License
* along with this program; if not, write to the Free Software
* Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
*
* Module Description:
* DO NOT EDIT THIS FILE DIRECTLY
*
* This module was generated magically with RDB from a source description
* file. You must edit the source file for changes to be made to this file.
*
*
* Date: Generated on Fri Jul 20 15:43:02 2012
* MD5 Checksum d41d8cd98f00b204e9800998ecf8427e
*
* Compiled with: RDB Utility combo_header.pl
* RDB Parser 3.0
* unknown unknown
* Perl Interpreter 5.008008
* Operating System linux
*
* Revision History:
*
* $brcm_Log: $
*
***************************************************************************/
#ifndef BCHP_COMMON_H__
#define BCHP_COMMON_H__
/**
* m = memory, c = core, r = register, f = field, d = data.
*/
#if !defined(GET_FIELD) && !defined(SET_FIELD)
#define BRCM_MASK(c,r,f) c##_##r##_##f##_MASK
#define BRCM_SHIFT(c,r,f) c##_##r##_##f##_SHIFT
#define GET_FIELD(m,c,r,f) \
((((m) & BRCM_MASK(c,r,f)) >> BRCM_SHIFT(c,r,f)))
#define SET_FIELD(m,c,r,f,d) \
((m) = (((m) & ~BRCM_MASK(c,r,f)) | ((((d)) << BRCM_SHIFT(c,r,f)) & BRCM_MASK(c,r,f))))
#define SET_TYPE_FIELD(m,c,r,f,d) SET_FIELD(m,c,r,f,c##_##d)
#define SET_NAME_FIELD(m,c,r,f,d) SET_FIELD(m,c,r,f,c##_##r##_##f##_##d)
#define SET_VALUE_FIELD(m,c,r,f,d) SET_FIELD(m,c,r,f,d)
#endif /* GET & SET */
/***************************************************************************
*BCM7435_B0
***************************************************************************/
#define BCHP_PHYSICAL_OFFSET 0x10000000
#define BCHP_REGISTER_START 0x00000000 /* DECODE_RBNODE_REGS_1 is first */
#define BCHP_REGISTER_END 0x00fffd98 /* MOCA_HOSTMISC is last */
#define BCHP_REGISTER_SIZE 0x003fff66 /* Number of registers */
/****************************************************************************
* Core instance register start address.
***************************************************************************/
#define BCHP_DECODE_RBNODE_REGS_1_REG_START 0x00000000
#define BCHP_DECODE_RBNODE_REGS_1_REG_END 0x0000007c
#define BCHP_DECODE_MAIN_1_REG_START 0x00000100
#define BCHP_DECODE_MAIN_1_REG_END 0x000001fc
#define BCHP_SDRAM_DEBUG_1_REG_START 0x00000200
#define BCHP_SDRAM_DEBUG_1_REG_END 0x0000027c
#define BCHP_DECODE_MCOM_1_REG_START 0x00000300
#define BCHP_DECODE_MCOM_1_REG_END 0x0000031c
#define BCHP_DECODE_SPRE_1_REG_START 0x00000320
#define BCHP_DECODE_SPRE_1_REG_END 0x0000033c
#define BCHP_DECODE_WPRD_1_REG_START 0x00000340
#define BCHP_DECODE_WPRD_1_REG_END 0x0000035c
#define BCHP_DECODE_DQNT_1_REG_START 0x00000400
#define BCHP_DECODE_DQNT_1_REG_END 0x0000045c
#define BCHP_DECODE_DQNT_8X8_1_REG_START 0x00000500
#define BCHP_DECODE_DQNT_8X8_1_REG_END 0x0000057c
#define BCHP_DECODE_VP8_XFRM_1_REG_START 0x00000600
#define BCHP_DECODE_VP8_XFRM_1_REG_END 0x0000060c
#define BCHP_DECODE_VP6_DCP_1_REG_START 0x00000620
#define BCHP_DECODE_VP6_DCP_1_REG_END 0x0000062c
#define BCHP_DECODE_XFRM_1_REG_START 0x00000700
#define BCHP_DECODE_XFRM_1_REG_END 0x0000071c
#define BCHP_DECODE_DBLK_1_REG_START 0x00000720
#define BCHP_DECODE_DBLK_1_REG_END 0x0000073c
#define BCHP_DECODE_MB_1_REG_START 0x00000740
#define BCHP_DECODE_MB_1_REG_END 0x0000075c
#define BCHP_REG_CABAC2BINS_1_REG_START 0x00000b00
#define BCHP_REG_CABAC2BINS_1_REG_END 0x00000bfc
#define BCHP_DECODE_SINT_1_REG_START 0x00000c00
#define BCHP_DECODE_SINT_1_REG_END 0x00000dfc
#define BCHP_DECODE_RVC_1_REG_START 0x00000e00
#define BCHP_DECODE_RVC_1_REG_END 0x00000efc
#define BCHP_DECODE_CPUREGS_1_REG_START 0x00000f00
#define BCHP_DECODE_CPUREGS_1_REG_END 0x00000f7c
#define BCHP_DECODE_CPUREGS2_1_REG_START 0x00000f80
#define BCHP_DECODE_CPUREGS2_1_REG_END 0x00000ffc
#define BCHP_DECODE_CPUDMA_1_REG_START 0x00001800
#define BCHP_DECODE_CPUDMA_1_REG_END 0x000018fc
#define BCHP_DECODE_DMAMEM_1_REG_START 0x00001a00
#define BCHP_DECODE_DMAMEM_1_REG_END 0x000021fc
#define BCHP_REG_CABAC2BINS2_1_REG_START 0x00002400
#define BCHP_REG_CABAC2BINS2_1_REG_END 0x000027fc
#define BCHP_DECODE_WPTBL_1_REG_START 0x00003000
#define BCHP_DECODE_WPTBL_1_REG_END 0x000031fc
#define BCHP_DECODE_SINT_OLOOP_1_REG_START 0x0000cc00
#define BCHP_DECODE_SINT_OLOOP_1_REG_END 0x0000ccfc
#define BCHP_DECODE_SD_1_REG_START 0x00040800
#define BCHP_DECODE_SD_1_REG_END 0x00040ffc
#define BCHP_DECODE_IND_SDRAM_REGS_1_REG_START 0x00041000
#define BCHP_DECODE_IND_SDRAM_REGS_1_REG_END 0x0004107c
#define BCHP_DECODE_CPUCORE_1_REG_START 0x00044000
#define BCHP_DECODE_CPUCORE_1_REG_END 0x00044ffc
#define BCHP_DECODE_CPUAUX_1_REG_START 0x00045000
#define BCHP_DECODE_CPUAUX_1_REG_END 0x00045ffc
#define BCHP_DECODE_CPUIMEM_1_REG_START 0x00046000
#define BCHP_DECODE_CPUIMEM_1_REG_END 0x00047ffc
#define BCHP_DECODE_CPUDMEM_1_REG_START 0x00048000
#define BCHP_DECODE_CPUDMEM_1_REG_END 0x0004fffc
#define BCHP_DECODE_IND_SDRAM_REGS2_1_REG_START 0x00051000
#define BCHP_DECODE_IND_SDRAM_REGS2_1_REG_END 0x0005107c
#define BCHP_DECODE_CPUDMA2_1_REG_START 0x00051800
#define BCHP_DECODE_CPUDMA2_1_REG_END 0x000518fc
#define BCHP_DECODE_DMAMEM2_1_REG_START 0x00051a00
#define BCHP_DECODE_DMAMEM2_1_REG_END 0x000521fc
#define BCHP_DECODE_CPUCORE2_1_REG_START 0x00054000
#define BCHP_DECODE_CPUCORE2_1_REG_END 0x00054ffc
#define BCHP_DECODE_CPUAUX2_1_REG_START 0x00055000
#define BCHP_DECODE_CPUAUX2_1_REG_END 0x00055ffc
#define BCHP_DECODE_CPUIMEM2_1_REG_START 0x00056000
#define BCHP_DECODE_CPUIMEM2_1_REG_END 0x00057ffc
#define BCHP_DECODE_CPUDMEM2_1_REG_START 0x00058000
#define BCHP_DECODE_CPUDMEM2_1_REG_END 0x0005fffc
#define BCHP_DECODE_IP_SHIM_1_REG_START 0x00060000
#define BCHP_DECODE_IP_SHIM_1_REG_END 0x00060090
#define BCHP_AVD_CACHE_1_REG_START 0x00062000
#define BCHP_AVD_CACHE_1_REG_END 0x0006203c
#define BCHP_AVD_INTR2_1_REG_START 0x00080000
#define BCHP_AVD_INTR2_1_REG_END 0x0008002c
#define BCHP_AVD_RGR_1_REG_START 0x00080400
#define BCHP_AVD_RGR_1_REG_END 0x00080410
#define BCHP_VICH_1_REG_START 0x00104000
#define BCHP_VICH_1_REG_END 0x0010408b
#define BCHP_SATA_GRB_REG_START 0x00180000
#define BCHP_SATA_GRB_REG_END 0x0018000c
#define BCHP_SATA_TOP_CTRL_REG_START 0x00180020
#define BCHP_SATA_TOP_CTRL_REG_END 0x00180038
#define BCHP_SATA3_INTR2_REG_START 0x00180080
#define BCHP_SATA3_INTR2_REG_END 0x001800ac
#define BCHP_SATA_AHCI_GHC_REG_START 0x00181000
#define BCHP_SATA_AHCI_GHC_REG_END 0x00181028
#define BCHP_SATA_GLOBAL_RESERVED_REG_START 0x0018102c
#define BCHP_SATA_GLOBAL_RESERVED_REG_END 0x0018109c
#define BCHP_SATA_PORT0_AHCI_S1_REG_START 0x00181100
#define BCHP_SATA_PORT0_AHCI_S1_REG_END 0x0018111c
#define BCHP_SATA_PORT0_AHCI_S2_REG_START 0x00181120
#define BCHP_SATA_PORT0_AHCI_S2_REG_END 0x00181134
#define BCHP_SATA_PORT0_AHCI_S3_REG_START 0x00181138
#define BCHP_SATA_PORT0_AHCI_S3_REG_END 0x0018117c
#define BCHP_SATA_PORT1_AHCI_S1_REG_START 0x00181180
#define BCHP_SATA_PORT1_AHCI_S1_REG_END 0x0018119c
#define BCHP_SATA_PORT1_AHCI_S2_REG_START 0x001811a0
#define BCHP_SATA_PORT1_AHCI_S2_REG_END 0x001811b4
#define BCHP_SATA_PORT1_AHCI_S3_REG_START 0x001811b8
#define BCHP_SATA_PORT1_AHCI_S3_REG_END 0x001811fc
#define BCHP_SATA_AHCI_PCICFG_REG_START 0x00181600
#define BCHP_SATA_AHCI_PCICFG_REG_END 0x00181664
#define BCHP_SATA_PORT0_CTRL_REG_START 0x00181700
#define BCHP_SATA_PORT0_CTRL_REG_END 0x00181730
#define BCHP_SATA_PORT0_CJPAT_REG_START 0x00181740
#define BCHP_SATA_PORT0_CJPAT_REG_END 0x00181764
#define BCHP_SATA_PORT1_CTRL_REG_START 0x00181780
#define BCHP_SATA_PORT1_CTRL_REG_END 0x001817b0
#define BCHP_SATA_PORT1_CJPAT_REG_START 0x001817c0
#define BCHP_SATA_PORT1_CJPAT_REG_END 0x001817e4
#define BCHP_SATA_LEG_PCICFG_REG_START 0x00181800
#define BCHP_SATA_LEG_PCICFG_REG_END 0x00181880
#define BCHP_SATA_PORT0_LEG_S1_REG_START 0x00181900
#define BCHP_SATA_PORT0_LEG_S1_REG_END 0x00181934
#define BCHP_SATA_PORT0_LEG_S2_REG_START 0x00181940
#define BCHP_SATA_PORT0_LEG_S2_REG_END 0x00181954
#define BCHP_SATA_PORT0_LEG_S3_REG_START 0x00181958
#define BCHP_SATA_PORT0_LEG_S3_REG_END 0x00181998
#define BCHP_SATA_PORT1_LEG_S1_REG_START 0x00181a00
#define BCHP_SATA_PORT1_LEG_S1_REG_END 0x00181a34
#define BCHP_SATA_PORT1_LEG_S2_REG_START 0x00181a40
#define BCHP_SATA_PORT1_LEG_S2_REG_END 0x00181a54
#define BCHP_SATA_PORT1_LEG_S3_REG_START 0x00181a58
#define BCHP_SATA_PORT1_LEG_S3_REG_END 0x00181a98
#define BCHP_SCPU_LOCALRAM_REG_START 0x00300000
#define BCHP_SCPU_LOCALRAM_REG_END 0x00307ffc
#define BCHP_SCPU_GLOBALRAM_REG_START 0x00308000
#define BCHP_SCPU_GLOBALRAM_REG_END 0x003083fc
#define BCHP_SCPU_MISB_BRIDGE_REG_START 0x00308400
#define BCHP_SCPU_MISB_BRIDGE_REG_END 0x00308410
#define BCHP_SCPU_RGR_BRIDGE_REG_START 0x00308420
#define BCHP_SCPU_RGR_BRIDGE_REG_END 0x00308430
#define BCHP_SCPU_INTR1_REG_START 0x00308440
#define BCHP_SCPU_INTR1_REG_END 0x00308458
#define BCHP_INTERNAL_INTR2_REG_START 0x00308480
#define BCHP_INTERNAL_INTR2_REG_END 0x003084ac
#define BCHP_BSP_IPI_INTR2_REG_START 0x003084c0
#define BCHP_BSP_IPI_INTR2_REG_END 0x003084ec
#define BCHP_CPU_IPI_INTR2_REG_START 0x00308500
#define BCHP_CPU_IPI_INTR2_REG_END 0x0030852c
#define BCHP_SCPU_HOST_INTR2_REG_START 0x00308540
#define BCHP_SCPU_HOST_INTR2_REG_END 0x0030856c
#define BCHP_SCPU_TOP_CTRL_REG_START 0x00308580
#define BCHP_SCPU_TOP_CTRL_REG_END 0x00308588
#define BCHP_SCPU_SEC_TIME_REG_START 0x003085a0
#define BCHP_SCPU_SEC_TIME_REG_END 0x003085b4
#define BCHP_SCPU_PM_REG_START 0x00308980
#define BCHP_SCPU_PM_REG_END 0x00308988
#define BCHP_SCPU_TIMER_REG_START 0x00308e80
#define BCHP_SCPU_TIMER_REG_END 0x00308ebc
#define BCHP_S_SCPU_REG_START 0x00310000
#define BCHP_S_SCPU_REG_END 0x0031bffc
#define BCHP_BSP_CMDBUF_REG_START 0x00329800
#define BCHP_BSP_CMDBUF_REG_END 0x00329ffc
#define BCHP_BSP_GLB_CONTROL_REG_START 0x0032b000
#define BCHP_BSP_GLB_CONTROL_REG_END 0x0032b0a4
#define BCHP_BSP_PKL_REG_START 0x0032b300
#define BCHP_BSP_PKL_REG_END 0x0032b37c
#define BCHP_BSP_INST_PATCH_CTRL_REG_START 0x0032b400
#define BCHP_BSP_INST_PATCH_CTRL_REG_END 0x0032b408
#define BCHP_BSP_BOOT_PATCH_CTRL_REG_START 0x0032b410
#define BCHP_BSP_BOOT_PATCH_CTRL_REG_END 0x0032b418
#define BCHP_BSP_CONTROL_INTR2_REG_START 0x0032b800
#define BCHP_BSP_CONTROL_INTR2_REG_END 0x0032b82c
#define BCHP_XPT_SECURITY_REG_START 0x00360000
#define BCHP_XPT_SECURITY_REG_END 0x0036fffc
#define BCHP_MMSCRAM_REG_START 0x00370000
#define BCHP_MMSCRAM_REG_END 0x00371ffc
#define BCHP_MEM_DMA_SECURE_REG_START 0x00372000
#define BCHP_MEM_DMA_SECURE_REG_END 0x0037200c
#define BCHP_MEM_DMA_SECURE_1_REG_START 0x00372200
#define BCHP_MEM_DMA_SECURE_1_REG_END 0x0037220c
#define BCHP_MMSCRAM_1_REG_START 0x00374000
#define BCHP_MMSCRAM_1_REG_END 0x00375ffc
#define BCHP_SECTOP_GRB_REG_START 0x00376000
#define BCHP_SECTOP_GRB_REG_END 0x0037600c
#define BCHP_JTAG_OTP_REG_START 0x00376100
#define BCHP_JTAG_OTP_REG_END 0x00376138
#define BCHP_MEM_DMA_0_REG_START 0x00376200
#define BCHP_MEM_DMA_0_REG_END 0x00376224
#define BCHP_XPT_SECURITY_NS_REG_START 0x00376300
#define BCHP_XPT_SECURITY_NS_REG_END 0x00376310
#define BCHP_MEM_DMA_1_REG_START 0x00376400
#define BCHP_MEM_DMA_1_REG_END 0x00376424
#define BCHP_MEMC_GEN_0_REG_START 0x003b0000
#define BCHP_MEMC_GEN_0_REG_END 0x003b04f8
#define BCHP_MEMC_GEN_2_0_REG_START 0x003b0600
#define BCHP_MEMC_GEN_2_0_REG_END 0x003b06ec
#define BCHP_MEMC_ARB_0_REG_START 0x003b1000
#define BCHP_MEMC_ARB_0_REG_END 0x003b1244
#define BCHP_MEMC_DDR_0_REG_START 0x003b2000
#define BCHP_MEMC_DDR_0_REG_END 0x003b22fc
#define BCHP_MEMC_L2_0_REG_START 0x003b3000
#define BCHP_MEMC_L2_0_REG_END 0x003b302c
#define BCHP_MEMC_L2_1_0_REG_START 0x003b3800
#define BCHP_MEMC_L2_1_0_REG_END 0x003b382c
#define BCHP_MEMC_RGRB_0_REG_START 0x003b4000
#define BCHP_MEMC_RGRB_0_REG_END 0x003b4010
#define BCHP_MEMC_MISC_0_REG_START 0x003b5000
#define BCHP_MEMC_MISC_0_REG_END 0x003b5010
#define BCHP_DDR40_PHY_CONTROL_REGS_0_REG_START 0x003b6000
#define BCHP_DDR40_PHY_CONTROL_REGS_0_REG_END 0x003b60c4
#define BCHP_DDR40_PHY_WORD_LANE_0_0_REG_START 0x003b6200
#define BCHP_DDR40_PHY_WORD_LANE_0_0_REG_END 0x003b63b0
#define BCHP_DDR40_PHY_WORD_LANE_1_0_REG_START 0x003b6400
#define BCHP_DDR40_PHY_WORD_LANE_1_0_REG_END 0x003b65b0
#define BCHP_MEMC_DDR23_SHIM_ADDR_CNTL_0_REG_START 0x003b8000
#define BCHP_MEMC_DDR23_SHIM_ADDR_CNTL_0_REG_END 0x003b8138
#define BCHP_S_MEMC_0_REG_START 0x003ba000
#define BCHP_S_MEMC_0_REG_END 0x003ba220
#define BCHP_MEMC_GEN_1_REG_START 0x003c0000
#define BCHP_MEMC_GEN_1_REG_END 0x003c04f8
#define BCHP_MEMC_GEN_2_1_REG_START 0x003c0600
#define BCHP_MEMC_GEN_2_1_REG_END 0x003c06ec
#define BCHP_MEMC_ARB_1_REG_START 0x003c1000
#define BCHP_MEMC_ARB_1_REG_END 0x003c1244
#define BCHP_MEMC_DDR_1_REG_START 0x003c2000
#define BCHP_MEMC_DDR_1_REG_END 0x003c22fc
#define BCHP_MEMC_L2_1_REG_START 0x003c3000
#define BCHP_MEMC_L2_1_REG_END 0x003c302c
#define BCHP_MEMC_L2_1_1_REG_START 0x003c3800
#define BCHP_MEMC_L2_1_1_REG_END 0x003c382c
#define BCHP_MEMC_RGRB_1_REG_START 0x003c4000
#define BCHP_MEMC_RGRB_1_REG_END 0x003c4010
#define BCHP_MEMC_MISC_1_REG_START 0x003c5000
#define BCHP_MEMC_MISC_1_REG_END 0x003c5010
#define BCHP_DDR40_PHY_CONTROL_REGS_1_REG_START 0x003c6000
#define BCHP_DDR40_PHY_CONTROL_REGS_1_REG_END 0x003c60c4
#define BCHP_DDR40_PHY_WORD_LANE_0_1_REG_START 0x003c6200
#define BCHP_DDR40_PHY_WORD_LANE_0_1_REG_END 0x003c63b0
#define BCHP_DDR40_PHY_WORD_LANE_1_1_REG_START 0x003c6400
#define BCHP_DDR40_PHY_WORD_LANE_1_1_REG_END 0x003c65b0
#define BCHP_MEMC_DDR23_SHIM_ADDR_CNTL_1_REG_START 0x003c8000
#define BCHP_MEMC_DDR23_SHIM_ADDR_CNTL_1_REG_END 0x003c8138
#define BCHP_S_MEMC_1_REG_START 0x003ca000
#define BCHP_S_MEMC_1_REG_END 0x003ca220
#define BCHP_SUN_GISB_ARB_REG_START 0x00400000
#define BCHP_SUN_GISB_ARB_REG_END 0x00400178
#define BCHP_SUN_GR_REG_START 0x00400400
#define BCHP_SUN_GR_REG_END 0x0040040c
#define BCHP_SSP_RG_REG_START 0x00400600
#define BCHP_SSP_RG_REG_END 0x0040060c
#define BCHP_SUN_RG_REG_START 0x00400800
#define BCHP_SUN_RG_REG_END 0x0040080c
#define BCHP_TPCAP_REG_START 0x00400c00
#define BCHP_TPCAP_REG_END 0x00400c84
#define BCHP_SUN_L2_REG_START 0x00403000
#define BCHP_SUN_L2_REG_END 0x00403044
#define BCHP_SM_L2_REG_START 0x00403400
#define BCHP_SM_L2_REG_END 0x0040342c
#define BCHP_SM_REG_START 0x00403800
#define BCHP_SM_REG_END 0x00403824
#define BCHP_SM_FAST_REG_START 0x00403c00
#define BCHP_SM_FAST_REG_END 0x00403c18
#define BCHP_SUN_TOP_CTRL_REG_START 0x00404000
#define BCHP_SUN_TOP_CTRL_REG_END 0x00404518
#define BCHP_IRB_REG_START 0x00406000
#define BCHP_IRB_REG_END 0x00406138
#define BCHP_PM_REG_START 0x00406180
#define BCHP_PM_REG_END 0x0040618c
#define BCHP_BSCC_REG_START 0x00406200
#define BCHP_BSCC_REG_END 0x00406254
#define BCHP_BSCD_REG_START 0x00406280
#define BCHP_BSCD_REG_END 0x004062d4
#define BCHP_BSCA_REG_START 0x00406300
#define BCHP_BSCA_REG_END 0x00406354
#define BCHP_PWM_REG_START 0x00406580
#define BCHP_PWM_REG_END 0x004065a4
#define BCHP_GIO_REG_START 0x00406700
#define BCHP_GIO_REG_END 0x0040677c
#define BCHP_IRQ0_REG_START 0x00406780
#define BCHP_IRQ0_REG_END 0x00406784
#define BCHP_IRQ1_REG_START 0x00406788
#define BCHP_IRQ1_REG_END 0x0040678c
#define BCHP_TIMER_REG_START 0x004067c0
#define BCHP_TIMER_REG_END 0x004067fc
#define BCHP_PWMB_REG_START 0x00406800
#define BCHP_PWMB_REG_END 0x00406824
#define BCHP_UARTA_REG_START 0x00406b00
#define BCHP_UARTA_REG_END 0x00406b1c
#define BCHP_UARTB_REG_START 0x00406b40
#define BCHP_UARTB_REG_END 0x00406b5c
#define BCHP_UARTC_REG_START 0x00406b80
#define BCHP_UARTC_REG_END 0x00406b9c
#define BCHP_SCA_REG_START 0x00406c00
#define BCHP_SCA_REG_END 0x00406cbc
#define BCHP_SCB_REG_START 0x00406cc0
#define BCHP_SCB_REG_END 0x00406d7c
#define BCHP_SCIRQ0_REG_START 0x00406e40
#define BCHP_SCIRQ0_REG_END 0x00406e44
#define BCHP_SCIRQ1_REG_START 0x00406e48
#define BCHP_SCIRQ1_REG_END 0x00406e4c
#define BCHP_SCIRQ_SCPU_REG_START 0x00406e50
#define BCHP_SCIRQ_SCPU_REG_END 0x00406e54
#define BCHP_MCIF_REG_START 0x00407000
#define BCHP_MCIF_REG_END 0x00407020
#define BCHP_MCIF_INTR2_REG_START 0x00407080
#define BCHP_MCIF_INTR2_REG_END 0x004070c4
#define BCHP_TMON_REG_START 0x00407100
#define BCHP_TMON_REG_END 0x00407150
#define BCHP_UPG_AUX_INTR2_REG_START 0x00407180
#define BCHP_UPG_AUX_INTR2_REG_END 0x004071ac
#define BCHP_CTK_REG_START 0x00407200
#define BCHP_CTK_REG_END 0x00407378
#define BCHP_UPG_UART_DMA_REG_START 0x00407400
#define BCHP_UPG_UART_DMA_REG_END 0x00407428
#define BCHP_AON_CTRL_REG_START 0x00408000
#define BCHP_AON_CTRL_REG_END 0x004083fc
#define BCHP_AON_L2_REG_START 0x00408400
#define BCHP_AON_L2_REG_END 0x0040842c
#define BCHP_AON_PM_L2_REG_START 0x00408440
#define BCHP_AON_PM_L2_REG_END 0x0040846c
#define BCHP_AON_PIN_CTRL_REG_START 0x00408500
#define BCHP_AON_PIN_CTRL_REG_END 0x0040851c
#define BCHP_AON_HDMI_TX_REG_START 0x00408600
#define BCHP_AON_HDMI_TX_REG_END 0x00408698
#define BCHP_AON_HDMI_RX_REG_START 0x00408800
#define BCHP_AON_HDMI_RX_REG_END 0x00408904
#define BCHP_LDK_REG_START 0x00409000
#define BCHP_LDK_REG_END 0x0040903c
#define BCHP_PM_AON_REG_START 0x00409040
#define BCHP_PM_AON_REG_END 0x00409048
#define BCHP_ICAP_REG_START 0x00409080
#define BCHP_ICAP_REG_END 0x004090bc
#define BCHP_KBD1_REG_START 0x004090c0
#define BCHP_KBD1_REG_END 0x004090fc
#define BCHP_KBD2_REG_START 0x00409100
#define BCHP_KBD2_REG_END 0x0040913c
#define BCHP_KBD3_REG_START 0x00409140
#define BCHP_KBD3_REG_END 0x0040917c
#define BCHP_BSCE_REG_START 0x00409180
#define BCHP_BSCE_REG_END 0x004091d4
#define BCHP_MSPI_REG_START 0x00409200
#define BCHP_MSPI_REG_END 0x0040937c
#define BCHP_BSCB_REG_START 0x00409400
#define BCHP_BSCB_REG_END 0x00409454
#define BCHP_IRQ0_AON_REG_START 0x00409480
#define BCHP_IRQ0_AON_REG_END 0x00409484
#define BCHP_IRQ1_AON_REG_START 0x00409488
#define BCHP_IRQ1_AON_REG_END 0x0040948c
#define BCHP_GIO_AON_REG_START 0x004094c0
#define BCHP_GIO_AON_REG_END 0x004094fc
#define BCHP_BICAP_REG_START 0x00409500
#define BCHP_BICAP_REG_END 0x00409538
#define BCHP_UPG_AUX_AON_INTR2_REG_START 0x00409540
#define BCHP_UPG_AUX_AON_INTR2_REG_END 0x0040956c
#define BCHP_WKTMR_REG_START 0x00409580
#define BCHP_WKTMR_REG_END 0x00409590
#define BCHP_SYS_GISB_ARB_SEC_REG_START 0x0040e000
#define BCHP_SYS_GISB_ARB_SEC_REG_END 0x0040e154
#define BCHP_SYS_TOP_CTRL_SEC_REG_START 0x0040e700
#define BCHP_SYS_TOP_CTRL_SEC_REG_END 0x0040e704
#define BCHP_AON_CTRL_SECURE_REG_START 0x0040e800
#define BCHP_AON_CTRL_SECURE_REG_END 0x0040e87c
#define BCHP_PCIE_RC_CFG_TYPE1_REG_START 0x00410000
#define BCHP_PCIE_RC_CFG_TYPE1_REG_END 0x0041003c
#define BCHP_PCIE_RC_CFG_PM_REG_START 0x00410048
#define BCHP_PCIE_RC_CFG_PM_REG_END 0x0041004c
#define BCHP_PCIE_RC_CFG_PCIE_REG_START 0x004100ac
#define BCHP_PCIE_RC_CFG_PCIE_REG_END 0x004100e4
#define BCHP_PCIE_RC_CFG_AER_REG_START 0x00410100
#define BCHP_PCIE_RC_CFG_AER_REG_END 0x00410134
#define BCHP_PCIE_RC_CFG_VC_REG_START 0x00410160
#define BCHP_PCIE_RC_CFG_VC_REG_END 0x00410178
#define BCHP_PCIE_RC_CFG_VENDOR_REG_START 0x00410180
#define BCHP_PCIE_RC_CFG_VENDOR_REG_END 0x004101a4
#define BCHP_PCIE_RC_CFG_PRIV0_REG_START 0x00410404
#define BCHP_PCIE_RC_CFG_PRIV0_REG_END 0x00410418
#define BCHP_PCIE_RC_CFG_PRIV1_REG_START 0x00410428
#define BCHP_PCIE_RC_CFG_PRIV1_REG_END 0x00410630
#define BCHP_PCIE_RC_TL_REG_START 0x00410800
#define BCHP_PCIE_RC_TL_REG_END 0x00410998
#define BCHP_PCIE_RC_DL_REG_START 0x00411000
#define BCHP_PCIE_RC_DL_REG_END 0x00411424
#define BCHP_PCIE_RC_PL_REG_START 0x00411800
#define BCHP_PCIE_RC_PL_REG_END 0x00411d30
#define BCHP_PCIE_EP_CFG_TYPE0_REG_START 0x00412000
#define BCHP_PCIE_EP_CFG_TYPE0_REG_END 0x0041203c
#define BCHP_PCIE_EP_CFG_PM_REG_START 0x00412048
#define BCHP_PCIE_EP_CFG_PM_REG_END 0x0041204c
#define BCHP_PCIE_EP_CFG_VPD_REG_START 0x00412050
#define BCHP_PCIE_EP_CFG_VPD_REG_END 0x00412054
#define BCHP_PCIE_EP_CFG_MSI_REG_START 0x00412058
#define BCHP_PCIE_EP_CFG_MSI_REG_END 0x00412064
#define BCHP_PCIE_EP_CFG_MSIX_REG_START 0x004120a0
#define BCHP_PCIE_EP_CFG_MSIX_REG_END 0x004120a8
#define BCHP_PCIE_EP_CFG_PCIE_REG_START 0x004120ac
#define BCHP_PCIE_EP_CFG_PCIE_REG_END 0x004120e4
#define BCHP_PCIE_EP_CFG_AER_REG_START 0x00412100
#define BCHP_PCIE_EP_CFG_AER_REG_END 0x00412134
#define BCHP_PCIE_EP_CFG_DEV_REG_START 0x0041213c
#define BCHP_PCIE_EP_CFG_DEV_REG_END 0x00412144
#define BCHP_PCIE_EP_CFG_PB_REG_START 0x00412150
#define BCHP_PCIE_EP_CFG_PB_REG_END 0x0041215c
#define BCHP_PCIE_EP_CFG_VC_REG_START 0x00412160
#define BCHP_PCIE_EP_CFG_VC_REG_END 0x00412178
#define BCHP_PCIE_EP_CFG_VENDOR_REG_START 0x00412180
#define BCHP_PCIE_EP_CFG_VENDOR_REG_END 0x004121a4
#define BCHP_PCIE_EP_CFG_PRIV0_REG_START 0x00412404
#define BCHP_PCIE_EP_CFG_PRIV0_REG_END 0x00412418
#define BCHP_PCIE_EP_CFG_PRIV1_REG_START 0x00412428
#define BCHP_PCIE_EP_CFG_PRIV1_REG_END 0x00412630
#define BCHP_PCIE_EP_TL_REG_START 0x00412800
#define BCHP_PCIE_EP_TL_REG_END 0x00412998
#define BCHP_PCIE_EP_DL_REG_START 0x00413000
#define BCHP_PCIE_EP_DL_REG_END 0x00413424
#define BCHP_PCIE_EP_PL_REG_START 0x00413800
#define BCHP_PCIE_EP_PL_REG_END 0x00413d30
#define BCHP_PCIE_MISC_REG_START 0x00414000
#define BCHP_PCIE_MISC_REG_END 0x00414094
#define BCHP_PCIE_MISC_PERST_REG_START 0x00414100
#define BCHP_PCIE_MISC_PERST_REG_END 0x00414104
#define BCHP_PCIE_MISC_HARD_REG_START 0x00414200
#define BCHP_PCIE_MISC_HARD_REG_END 0x00414204
#define BCHP_PCIE_INTR2_REG_START 0x00414300
#define BCHP_PCIE_INTR2_REG_END 0x0041432c
#define BCHP_PCIE_DMA_REG_START 0x00414400
#define BCHP_PCIE_DMA_REG_END 0x0041446c
#define BCHP_PCIE_EXT_CFG_REG_START 0x00418000
#define BCHP_PCIE_EXT_CFG_REG_END 0x00419008
#define BCHP_HIF_RGR1_REG_START 0x00419200
#define BCHP_HIF_RGR1_REG_END 0x00419210
#define BCHP_HIF_PCIe_RG_REG_START 0x00419300
#define BCHP_HIF_PCIe_RG_REG_END 0x0041930c
#define BCHP_SDIO_0_HOST_REG_START 0x0041a000
#define BCHP_SDIO_0_HOST_REG_END 0x0041a0fc
#define BCHP_SDIO_0_CFG_REG_START 0x0041a100
#define BCHP_SDIO_0_CFG_REG_END 0x0041a1fc
#define BCHP_SDIO_1_HOST_REG_START 0x0041a200
#define BCHP_SDIO_1_HOST_REG_END 0x0041a2fc
#define BCHP_SDIO_1_CFG_REG_START 0x0041a300
#define BCHP_SDIO_1_CFG_REG_END 0x0041a3fc
#define BCHP_SDIO_1_BOOT_REG_START 0x0041a400
#define BCHP_SDIO_1_BOOT_REG_END 0x0041a43c
#define BCHP_EBI_REG_START 0x0041a800
#define BCHP_EBI_REG_END 0x0041abfc
#define BCHP_HIF_INTR2_REG_START 0x0041b000
#define BCHP_HIF_INTR2_REG_END 0x0041b02c
#define BCHP_IPI0_INTR2_REG_START 0x0041b100
#define BCHP_IPI0_INTR2_REG_END 0x0041b12c
#define BCHP_IPI1_INTR2_REG_START 0x0041b200
#define BCHP_IPI1_INTR2_REG_END 0x0041b22c
#define BCHP_IPI2_INTR2_REG_START 0x0041b300
#define BCHP_IPI2_INTR2_REG_END 0x0041b32c
#define BCHP_IPI3_INTR2_REG_START 0x0041b400
#define BCHP_IPI3_INTR2_REG_END 0x0041b42c
#define BCHP_HIF_CPU_INTR1_REG_START 0x0041b500
#define BCHP_HIF_CPU_INTR1_REG_END 0x0041b53c
#define BCHP_HIF_CPU_TP1_INTR1_REG_START 0x0041b600
#define BCHP_HIF_CPU_TP1_INTR1_REG_END 0x0041b63c
#define BCHP_HIF_CPU_TP2_INTR1_REG_START 0x0041b700
#define BCHP_HIF_CPU_TP2_INTR1_REG_END 0x0041b73c
#define BCHP_HIF_CPU_TP3_INTR1_REG_START 0x0041b800
#define BCHP_HIF_CPU_TP3_INTR1_REG_END 0x0041b83c
#define BCHP_PCI_PCIE_INTR1_REG_START 0x0041b900
#define BCHP_PCI_PCIE_INTR1_REG_END 0x0041b93c
#define BCHP_HIF_RGR2_REG_START 0x0041ba00
#define BCHP_HIF_RGR2_REG_END 0x0041ba10
#define BCHP_HIF_SPI_INTR2_REG_START 0x0041bd00
#define BCHP_HIF_SPI_INTR2_REG_END 0x0041bd2c
#define BCHP_HIF_TOP_CTRL_REG_START 0x0041c400
#define BCHP_HIF_TOP_CTRL_REG_END 0x0041c434
#define BCHP_WEBHIF_L1_MASK_REG_START 0x0041c500
#define BCHP_WEBHIF_L1_MASK_REG_END 0x0041c50c
#define BCHP_ZDCBIUREG_PUBLIC_REG_START 0x0041c600
#define BCHP_ZDCBIUREG_PUBLIC_REG_END 0x0041c67c
#define BCHP_ZDCBIUREG_SwReset_REG_START 0x0041c700
#define BCHP_ZDCBIUREG_SwReset_REG_END 0x0041c714
#define BCHP_NAND_REG_START 0x0041c800
#define BCHP_NAND_REG_END 0x0041cdfc
#define BCHP_FLASH_DMA_REG_START 0x0041d000
#define BCHP_FLASH_DMA_REG_END 0x0041d01c
#define BCHP_EDU_REG_START 0x0041d100
#define BCHP_EDU_REG_END 0x0041d120
#define BCHP_BSPI_REG_START 0x0041d200
#define BCHP_BSPI_REG_END 0x0041d24c
#define BCHP_BSPI_RAF_REG_START 0x0041d300
#define BCHP_BSPI_RAF_REG_END 0x0041d320
#define BCHP_HIF_MSPI_REG_START 0x0041d400
#define BCHP_HIF_MSPI_REG_END 0x0041d584
#define BCHP_WEBHIF_RGR1_REG_START 0x00420000
#define BCHP_WEBHIF_RGR1_REG_END 0x00420010
#define BCHP_WEBHIF_INTR2_REG_START 0x00420100
#define BCHP_WEBHIF_INTR2_REG_END 0x0042012c
#define BCHP_WEBHIF_IPI0_INTR2_REG_START 0x00420200
#define BCHP_WEBHIF_IPI0_INTR2_REG_END 0x0042022c
#define BCHP_WEBHIF_IPI1_INTR2_REG_START 0x00420300
#define BCHP_WEBHIF_IPI1_INTR2_REG_END 0x0042032c
#define BCHP_WEBHIF_STB_IPI0_INTR2_REG_START 0x00420400
#define BCHP_WEBHIF_STB_IPI0_INTR2_REG_END 0x0042042c
#define BCHP_WEBHIF_STB_IPI1_INTR2_REG_START 0x00420500
#define BCHP_WEBHIF_STB_IPI1_INTR2_REG_END 0x0042052c
#define BCHP_WEBHIF_CPU_INTR1_REG_START 0x00420600
#define BCHP_WEBHIF_CPU_INTR1_REG_END 0x0042063c
#define BCHP_WEBHIF_CPU_TP1_INTR1_REG_START 0x00420700
#define BCHP_WEBHIF_CPU_TP1_INTR1_REG_END 0x0042073c
#define BCHP_WEBHIF_SCRATCH_REG_START 0x00420800
#define BCHP_WEBHIF_SCRATCH_REG_END 0x0042081c
#define BCHP_WEBHIF_TIMER_REG_START 0x00420900
#define BCHP_WEBHIF_TIMER_REG_END 0x0042093c
#define BCHP_MICH_REG_START 0x00429000
#define BCHP_MICH_REG_END 0x00429000
#define BCHP_HIF_SECURE_CTRL_REG_START 0x00429100
#define BCHP_HIF_SECURE_CTRL_REG_END 0x00429100
#define BCHP_HIF_SECURE_BSPI_REG_START 0x00429200
#define BCHP_HIF_SECURE_BSPI_REG_END 0x00429200
#define BCHP_HIF_SECURE_LR_SPI_REG_START 0x00429300
#define BCHP_HIF_SECURE_LR_SPI_REG_END 0x00429300
#define BCHP_NAND_SECURE_REG_START 0x00429400
#define BCHP_NAND_SECURE_REG_END 0x00429400
#define BCHP_HIF_SECURE_INDIRECT_SPI_PIPE_REG_START 0x00429800
#define BCHP_HIF_SECURE_INDIRECT_SPI_PIPE_REG_END 0x00429800
#define BCHP_MICH1_REG_START 0x00429a00
#define BCHP_MICH1_REG_END 0x00429a00
#define BCHP_ZDCBIUREG_SECURE_REG_START 0x00429c00
#define BCHP_ZDCBIUREG_SECURE_REG_END 0x00429c00
#define BCHP_CLKGEN_REG_START 0x00430000
#define BCHP_CLKGEN_REG_END 0x004306b8
#define BCHP_VCXO_0_RM_REG_START 0x00432800
#define BCHP_VCXO_0_RM_REG_END 0x0043282c
#define BCHP_VCXO_1_RM_REG_START 0x00432880
#define BCHP_VCXO_1_RM_REG_END 0x004328ac
#define BCHP_VCXO_2_RM_REG_START 0x00432900
#define BCHP_VCXO_2_RM_REG_END 0x0043292c
#define BCHP_CLKGEN_GR_REG_START 0x00433000
#define BCHP_CLKGEN_GR_REG_END 0x0043300c
#define BCHP_AVS_HW_MNTR_REG_START 0x00434000
#define BCHP_AVS_HW_MNTR_REG_END 0x00434074
#define BCHP_AVS_PVT_MNTR_CONFIG_REG_START 0x00434100
#define BCHP_AVS_PVT_MNTR_CONFIG_REG_END 0x0043411c
#define BCHP_AVS_ASB_REGISTERS_REG_START 0x00434200
#define BCHP_AVS_ASB_REGISTERS_REG_END 0x00434218
#define BCHP_AVS_RO_REGISTERS_0_REG_START 0x00434300
#define BCHP_AVS_RO_REGISTERS_0_REG_END 0x004343dc
#define BCHP_AVS_RO_REGISTERS_1_REG_START 0x00434400
#define BCHP_AVS_RO_REGISTERS_1_REG_END 0x004344b4
#define BCHP_AVS_ROSC_THRESHOLD_1_REG_START 0x00434500
#define BCHP_AVS_ROSC_THRESHOLD_1_REG_END 0x004345e4
#define BCHP_AVS_ROSC_THRESHOLD_2_REG_START 0x00434600
#define BCHP_AVS_ROSC_THRESHOLD_2_REG_END 0x004346e4
#define BCHP_CLKGEN_INTR2_REG_START 0x00435000
#define BCHP_CLKGEN_INTR2_REG_END 0x00435044
#define BCHP_UHFR_REG_START 0x00438000
#define BCHP_UHFR_REG_END 0x004380f8
#define BCHP_UHFR_INTR2_REG_START 0x00438200
#define BCHP_UHFR_INTR2_REG_END 0x0043822c
#define BCHP_UHFR_GR_BRIDGE_REG_START 0x00438300
#define BCHP_UHFR_GR_BRIDGE_REG_END 0x0043830c
#define BCHP_USB_CAPS_REG_START 0x00480000
#define BCHP_USB_CAPS_REG_END 0x0048002c
#define BCHP_USB_GR_BRIDGE_REG_START 0x00480100
#define BCHP_USB_GR_BRIDGE_REG_END 0x0048010c
#define BCHP_USB_INTR2_REG_START 0x00480180
#define BCHP_USB_INTR2_REG_END 0x004801ac
#define BCHP_USB_CTRL_REG_START 0x00480200
#define BCHP_USB_CTRL_REG_END 0x00480238
#define BCHP_USB_EHCI_REG_START 0x00480300
#define BCHP_USB_EHCI_REG_END 0x004803a4
#define BCHP_USB_OHCI_REG_START 0x00480400
#define BCHP_USB_OHCI_REG_END 0x00480454
#define BCHP_USB_EHCI1_REG_START 0x00480500
#define BCHP_USB_EHCI1_REG_END 0x004805a4
#define BCHP_USB_OHCI1_REG_START 0x00480600
#define BCHP_USB_OHCI1_REG_END 0x00480654
#define BCHP_USB1_CAPS_REG_START 0x00490000
#define BCHP_USB1_CAPS_REG_END 0x0049002c
#define BCHP_USB1_GR_BRIDGE_REG_START 0x00490100
#define BCHP_USB1_GR_BRIDGE_REG_END 0x0049010c
#define BCHP_USB1_INTR2_REG_START 0x00490180
#define BCHP_USB1_INTR2_REG_END 0x004901ac
#define BCHP_USB1_CTRL_REG_START 0x00490200
#define BCHP_USB1_CTRL_REG_END 0x00490238
#define BCHP_USB1_EHCI_REG_START 0x00490300
#define BCHP_USB1_EHCI_REG_END 0x004903a4
#define BCHP_USB1_OHCI_REG_START 0x00490400
#define BCHP_USB1_OHCI_REG_END 0x00490454
#define BCHP_USB1_EHCI1_REG_START 0x00490500
#define BCHP_USB1_EHCI1_REG_END 0x004905a4
#define BCHP_USB1_OHCI1_REG_START 0x00490600
#define BCHP_USB1_OHCI1_REG_END 0x00490654
#define BCHP_BOOTROM_REG_START 0x00500000
#define BCHP_BOOTROM_REG_END 0x00500ffc
#define BCHP_MFD_0_REG_START 0x00600000
#define BCHP_MFD_0_REG_END 0x00600264
#define BCHP_MFD_1_REG_START 0x00600400
#define BCHP_MFD_1_REG_END 0x006005fc
#define BCHP_MFD_2_REG_START 0x00600800
#define BCHP_MFD_2_REG_END 0x006009fc
#define BCHP_MFD_3_REG_START 0x00600c00
#define BCHP_MFD_3_REG_END 0x00600dfc
#define BCHP_VFD_0_REG_START 0x00601000
#define BCHP_VFD_0_REG_END 0x006011fc
#define BCHP_VFD_1_REG_START 0x00601200
#define BCHP_VFD_1_REG_END 0x006013fc
#define BCHP_VFD_2_REG_START 0x00601400
#define BCHP_VFD_2_REG_END 0x006015fc
#define BCHP_VFD_3_REG_START 0x00601600
#define BCHP_VFD_3_REG_END 0x006017fc
#define BCHP_VFD_4_REG_START 0x00601800
#define BCHP_VFD_4_REG_END 0x006019fc
#define BCHP_VFD_5_REG_START 0x00601a00
#define BCHP_VFD_5_REG_END 0x00601bfc
#define BCHP_RDC_REG_START 0x00602000
#define BCHP_RDC_REG_END 0x006029fc
#define BCHP_BVNF_INTR2_0_REG_START 0x00603000
#define BCHP_BVNF_INTR2_0_REG_END 0x0060302c
#define BCHP_BVNF_INTR2_1_REG_START 0x00603100
#define BCHP_BVNF_INTR2_1_REG_END 0x0060312c
#define BCHP_BVNF_INTR2_3_REG_START 0x00603300
#define BCHP_BVNF_INTR2_3_REG_END 0x0060332c
#define BCHP_BVNF_INTR2_4_REG_START 0x00603400
#define BCHP_BVNF_INTR2_4_REG_END 0x0060342c
#define BCHP_BVNF_INTR2_5_REG_START 0x00603500
#define BCHP_BVNF_INTR2_5_REG_END 0x0060352c
#define BCHP_BVNF_INTR2_6_REG_START 0x00603600
#define BCHP_BVNF_INTR2_6_REG_END 0x0060362c
#define BCHP_BVNF_INTR2_7_REG_START 0x00603700
#define BCHP_BVNF_INTR2_7_REG_END 0x0060372c
#define BCHP_FMISC_REG_START 0x00604000
#define BCHP_FMISC_REG_END 0x00604020
#define BCHP_SCL_0_REG_START 0x00620000
#define BCHP_SCL_0_REG_END 0x006203fc
#define BCHP_SCL_1_REG_START 0x00620400
#define BCHP_SCL_1_REG_END 0x006207fc
#define BCHP_SCL_2_REG_START 0x00620800
#define BCHP_SCL_2_REG_END 0x00620bfc
#define BCHP_SCL_3_REG_START 0x00620c00
#define BCHP_SCL_3_REG_END 0x00620ffc
#define BCHP_SCL_4_REG_START 0x00621000
#define BCHP_SCL_4_REG_END 0x006213fc
#define BCHP_SCL_5_REG_START 0x00621400
#define BCHP_SCL_5_REG_END 0x006217fc
#define BCHP_VNET_F_REG_START 0x00622000
#define BCHP_VNET_F_REG_END 0x006221fc
#define BCHP_VNET_B_REG_START 0x00622200
#define BCHP_VNET_B_REG_END 0x006223fc
#define BCHP_MMISC_REG_START 0x00622800
#define BCHP_MMISC_REG_END 0x00622820
#define BCHP_LBOX_0_REG_START 0x00624000
#define BCHP_LBOX_0_REG_END 0x00624070
#define BCHP_LBOX_1_REG_START 0x00624200
#define BCHP_LBOX_1_REG_END 0x00624270
#define BCHP_LBOX_2_REG_START 0x00624400
#define BCHP_LBOX_2_REG_END 0x00624470
#define BCHP_LBOX_3_REG_START 0x00624600
#define BCHP_LBOX_3_REG_END 0x00624670
#define BCHP_DNR_0_REG_START 0x00626000
#define BCHP_DNR_0_REG_END 0x006260a4
#define BCHP_DNR_1_REG_START 0x00626200
#define BCHP_DNR_1_REG_END 0x006262a4
#define BCHP_DNR_2_REG_START 0x00626400
#define BCHP_DNR_2_REG_END 0x006264a4
#define BCHP_DNR_3_REG_START 0x00626600
#define BCHP_DNR_3_REG_END 0x006266a4
#define BCHP_BVNM_INTR2_0_REG_START 0x00627000
#define BCHP_BVNM_INTR2_0_REG_END 0x0062702c
#define BCHP_BVNM_INTR2_1_REG_START 0x00627100
#define BCHP_BVNM_INTR2_1_REG_END 0x0062712c
#define BCHP_CAP_0_REG_START 0x00640000
#define BCHP_CAP_0_REG_END 0x0064007c
#define BCHP_CAP_1_REG_START 0x00640200
#define BCHP_CAP_1_REG_END 0x0064027c
#define BCHP_CAP_2_REG_START 0x00640400
#define BCHP_CAP_2_REG_END 0x0064047c
#define BCHP_CAP_3_REG_START 0x00640600
#define BCHP_CAP_3_REG_END 0x0064067c
#define BCHP_CAP_4_REG_START 0x00640800
#define BCHP_CAP_4_REG_END 0x0064087c
#define BCHP_CAP_5_REG_START 0x00640a00
#define BCHP_CAP_5_REG_END 0x00640a7c
#define BCHP_GFD_0_REG_START 0x00641000
#define BCHP_GFD_0_REG_END 0x00641228
#define BCHP_GFD_1_REG_START 0x00641400
#define BCHP_GFD_1_REG_END 0x00641554
#define BCHP_GFD_2_REG_START 0x00641800
#define BCHP_GFD_2_REG_END 0x00641a28
#define BCHP_GFD_3_REG_START 0x00641c00
#define BCHP_GFD_3_REG_END 0x00641e28
#define BCHP_GFD_4_REG_START 0x00642000
#define BCHP_GFD_4_REG_END 0x00642228
#define BCHP_GFD_5_REG_START 0x00642400
#define BCHP_GFD_5_REG_END 0x00642628
#define BCHP_CMP_0_REG_START 0x00643000
#define BCHP_CMP_0_REG_END 0x006434b4
#define BCHP_CMP_1_REG_START 0x00643800
#define BCHP_CMP_1_REG_END 0x00643cb4
#define BCHP_CMP_2_REG_START 0x00644000
#define BCHP_CMP_2_REG_END 0x00644264
#define BCHP_CMP_3_REG_START 0x00644400
#define BCHP_CMP_3_REG_END 0x00644664
#define BCHP_CMP_4_REG_START 0x00644800
#define BCHP_CMP_4_REG_END 0x00644a64
#define BCHP_CMP_5_REG_START 0x00644c00
#define BCHP_CMP_5_REG_END 0x00644e64
#define BCHP_TNT_CMP_0_V0_REG_START 0x00645000
#define BCHP_TNT_CMP_0_V0_REG_END 0x006450a4
#define BCHP_MASK_0_REG_START 0x00645400
#define BCHP_MASK_0_REG_END 0x00645420
#define BCHP_PEP_CMP_0_V0_REG_START 0x00646000
#define BCHP_PEP_CMP_0_V0_REG_END 0x00647484
#define BCHP_BVNB_INTR2_REG_START 0x00648000
#define BCHP_BVNB_INTR2_REG_END 0x0064802c
#define BCHP_BMISC_REG_START 0x00648400
#define BCHP_BMISC_REG_END 0x0064841c
#define BCHP_MVP_TOP_0_REG_START 0x00660000
#define BCHP_MVP_TOP_0_REG_END 0x0066002c
#define BCHP_SIOB_0_REG_START 0x00660200
#define BCHP_SIOB_0_REG_END 0x006602fc
#define BCHP_HSCL_0_REG_START 0x00660400
#define BCHP_HSCL_0_REG_END 0x006607fc
#define BCHP_HD_ANR_MCTF_0_REG_START 0x00661000
#define BCHP_HD_ANR_MCTF_0_REG_END 0x0066127c
#define BCHP_HD_ANR_AND_0_REG_START 0x00661800
#define BCHP_HD_ANR_AND_0_REG_END 0x00661888
#define BCHP_MDI_TOP_0_REG_START 0x00662000
#define BCHP_MDI_TOP_0_REG_END 0x006620fc
#define BCHP_MDI_FCB_0_REG_START 0x00662400
#define BCHP_MDI_FCB_0_REG_END 0x006627fc
#define BCHP_MDI_PPB_0_REG_START 0x00662800
#define BCHP_MDI_PPB_0_REG_END 0x00662bfc
#define BCHP_MDI_FCN_0_REG_START 0x00662c00
#define BCHP_MDI_FCN_0_REG_END 0x00662ffc
#define BCHP_MVP_TOP_1_REG_START 0x00670000
#define BCHP_MVP_TOP_1_REG_END 0x0067002c
#define BCHP_SIOB_1_REG_START 0x00670200
#define BCHP_SIOB_1_REG_END 0x006702fc
#define BCHP_HSCL_1_REG_START 0x00670400
#define BCHP_HSCL_1_REG_END 0x006707fc
#define BCHP_MDI_TOP_1_REG_START 0x00672000
#define BCHP_MDI_TOP_1_REG_END 0x006720fc
#define BCHP_MDI_PPB_1_REG_START 0x00672800
#define BCHP_MDI_PPB_1_REG_END 0x00672bfc
#define BCHP_MDI_FCN_1_REG_START 0x00672c00
#define BCHP_MDI_FCN_1_REG_END 0x00672ffc
#define BCHP_MVP_TOP_2_REG_START 0x00680000
#define BCHP_MVP_TOP_2_REG_END 0x0068002c
#define BCHP_SIOB_2_REG_START 0x00680200
#define BCHP_SIOB_2_REG_END 0x006802fc
#define BCHP_HSCL_2_REG_START 0x00680400
#define BCHP_HSCL_2_REG_END 0x006807fc
#define BCHP_MDI_TOP_2_REG_START 0x00682000
#define BCHP_MDI_TOP_2_REG_END 0x006820fc
#define BCHP_MDI_PPB_2_REG_START 0x00682800
#define BCHP_MDI_PPB_2_REG_END 0x00682bfc
#define BCHP_MDI_FCN_2_REG_START 0x00682c00
#define BCHP_MDI_FCN_2_REG_END 0x00682ffc
#define BCHP_MVP_TOP_3_REG_START 0x00690000
#define BCHP_MVP_TOP_3_REG_END 0x0069002c
#define BCHP_SIOB_3_REG_START 0x00690200
#define BCHP_SIOB_3_REG_END 0x006902fc
#define BCHP_HSCL_3_REG_START 0x00690400
#define BCHP_HSCL_3_REG_END 0x006907fc
#define BCHP_MDI_TOP_3_REG_START 0x00692000
#define BCHP_MDI_TOP_3_REG_END 0x006920fc
#define BCHP_MDI_PPB_3_REG_START 0x00692800
#define BCHP_MDI_PPB_3_REG_END 0x00692bfc
#define BCHP_MDI_FCN_3_REG_START 0x00692c00
#define BCHP_MDI_FCN_3_REG_END 0x00692ffc
#define BCHP_MVP_TOP_4_REG_START 0x006a0000
#define BCHP_MVP_TOP_4_REG_END 0x006a002c
#define BCHP_SIOB_4_REG_START 0x006a0200
#define BCHP_SIOB_4_REG_END 0x006a02fc
#define BCHP_HSCL_4_REG_START 0x006a0400
#define BCHP_HSCL_4_REG_END 0x006a07fc
#define BCHP_MDI_TOP_4_REG_START 0x006a2000
#define BCHP_MDI_TOP_4_REG_END 0x006a20fc
#define BCHP_MDI_PPB_4_REG_START 0x006a2800
#define BCHP_MDI_PPB_4_REG_END 0x006a2bfc
#define BCHP_MDI_FCN_4_REG_START 0x006a2c00
#define BCHP_MDI_FCN_4_REG_END 0x006a2ffc
#define BCHP_MISC_REG_START 0x006b0000
#define BCHP_MISC_REG_END 0x006b00a8
#define BCHP_IT_0_REG_START 0x006b1000
#define BCHP_IT_0_REG_END 0x006b17fc
#define BCHP_IT_1_REG_START 0x006b2000
#define BCHP_IT_1_REG_END 0x006b27fc
#define BCHP_VF_0_REG_START 0x006b3000
#define BCHP_VF_0_REG_END 0x006b3134
#define BCHP_VF_1_REG_START 0x006b3200
#define BCHP_VF_1_REG_END 0x006b3334
#define BCHP_SECAM_0_REG_START 0x006b3400
#define BCHP_SECAM_0_REG_END 0x006b3414
#define BCHP_SM_0_REG_START 0x006b3480
#define BCHP_SM_0_REG_END 0x006b34ac
#define BCHP_SDSRC_0_REG_START 0x006b3500
#define BCHP_SDSRC_0_REG_END 0x006b350c
#define BCHP_HDSRC_0_REG_START 0x006b3520
#define BCHP_HDSRC_0_REG_END 0x006b353c
#define BCHP_CSC_0_REG_START 0x006b3580
#define BCHP_CSC_0_REG_END 0x006b35b0
#define BCHP_CSC_1_REG_START 0x006b3600
#define BCHP_CSC_1_REG_END 0x006b3630
#define BCHP_RM_0_REG_START 0x006b3680
#define BCHP_RM_0_REG_END 0x006b36a4
#define BCHP_RM_1_REG_START 0x006b36c0
#define BCHP_RM_1_REG_END 0x006b36e4
#define BCHP_ANA_DEBUG_0_REG_START 0x006b3700
#define BCHP_ANA_DEBUG_0_REG_END 0x006b3744
#define BCHP_DTRAM_0_REG_START 0x006b3800
#define BCHP_DTRAM_0_REG_END 0x006b3c7c
#define BCHP_DVI_DTG_0_REG_START 0x006b4000
#define BCHP_DVI_DTG_0_REG_END 0x006b4178
#define BCHP_DVI_DTG_RM_0_REG_START 0x006b4800
#define BCHP_DVI_DTG_RM_0_REG_END 0x006b4824
#define BCHP_DVI_CSC_0_REG_START 0x006b4900
#define BCHP_DVI_CSC_0_REG_END 0x006b4930
#define BCHP_DVI_DVF_0_REG_START 0x006b4a00
#define BCHP_DVI_DVF_0_REG_END 0x006b4a18
#define BCHP_DVI_DEBUG_0_REG_START 0x006b4b00
#define BCHP_DVI_DEBUG_0_REG_END 0x006b4b44
#define BCHP_ITU656_DTG_0_REG_START 0x006b5000
#define BCHP_ITU656_DTG_0_REG_END 0x006b5178
#define BCHP_ITU656_CSC_0_REG_START 0x006b5200
#define BCHP_ITU656_CSC_0_REG_END 0x006b5230
#define BCHP_ITU656_DVF_0_REG_START 0x006b5300
#define BCHP_ITU656_DVF_0_REG_END 0x006b5318
#define BCHP_ITU656_0_REG_START 0x006b5400
#define BCHP_ITU656_0_REG_END 0x006b5420
#define BCHP_ITU656_DTG_1_REG_START 0x006b5800
#define BCHP_ITU656_DTG_1_REG_END 0x006b5978
#define BCHP_ITU656_CSC_1_REG_START 0x006b5a00
#define BCHP_ITU656_CSC_1_REG_END 0x006b5a30
#define BCHP_ITU656_DVF_1_REG_START 0x006b5b00
#define BCHP_ITU656_DVF_1_REG_END 0x006b5b18
#define BCHP_ITU656_1_REG_START 0x006b5c00
#define BCHP_ITU656_1_REG_END 0x006b5c20
#define BCHP_VEC_CFG_REG_START 0x006b6000
#define BCHP_VEC_CFG_REG_END 0x006b61b4
#define BCHP_VIDEO_ENC_INTR2_REG_START 0x006b6400
#define BCHP_VIDEO_ENC_INTR2_REG_END 0x006b642c
#define BCHP_VIDEO_ENC_TPG_0_REG_START 0x006b6500
#define BCHP_VIDEO_ENC_TPG_0_REG_END 0x006b6518
#define BCHP_VIDEO_ENC_STG_0_REG_START 0x006b6600
#define BCHP_VIDEO_ENC_STG_0_REG_END 0x006b6648
#define BCHP_VIDEO_ENC_STG_1_REG_START 0x006b6700
#define BCHP_VIDEO_ENC_STG_1_REG_END 0x006b6748
#define BCHP_VIDEO_ENC_STG_2_REG_START 0x006b6800
#define BCHP_VIDEO_ENC_STG_2_REG_END 0x006b6848
#define BCHP_VIDEO_ENC_STG_3_REG_START 0x006b6900
#define BCHP_VIDEO_ENC_STG_3_REG_END 0x006b6948
#define BCHP_DSCL_0_REG_START 0x006b7000
#define BCHP_DSCL_0_REG_END 0x006b73fc
#define BCHP_VIDEO_ENC_DECIM_0_REG_START 0x006b7800
#define BCHP_VIDEO_ENC_DECIM_0_REG_END 0x006b7808
#define BCHP_DVP_TVG_0_REG_START 0x006b7900
#define BCHP_DVP_TVG_0_REG_END 0x006b7988
#define BCHP_VBI_ENC_REG_START 0x006b8000
#define BCHP_VBI_ENC_REG_END 0x006b8094
#define BCHP_CCE_0_REG_START 0x006b8400
#define BCHP_CCE_0_REG_END 0x006b8458
#define BCHP_CCE_1_REG_START 0x006b8500
#define BCHP_CCE_1_REG_END 0x006b8558
#define BCHP_WSE_0_REG_START 0x006b8600
#define BCHP_WSE_0_REG_END 0x006b8614
#define BCHP_WSE_1_REG_START 0x006b8700
#define BCHP_WSE_1_REG_END 0x006b8714
#define BCHP_CGMSAE_0_REG_START 0x006b8800
#define BCHP_CGMSAE_0_REG_END 0x006b8858
#define BCHP_CGMSAE_1_REG_START 0x006b8900
#define BCHP_CGMSAE_1_REG_END 0x006b8958
#define BCHP_TTE_0_REG_START 0x006b8a00
#define BCHP_TTE_0_REG_END 0x006b8a28
#define BCHP_TTE_1_REG_START 0x006b8b00
#define BCHP_TTE_1_REG_END 0x006b8b28
#define BCHP_GSE_0_REG_START 0x006b8c00
#define BCHP_GSE_0_REG_END 0x006b8c80
#define BCHP_GSE_1_REG_START 0x006b8d00
#define BCHP_GSE_1_REG_END 0x006b8d80
#define BCHP_AMOLE_0_REG_START 0x006b8e00
#define BCHP_AMOLE_0_REG_END 0x006b8e8c
#define BCHP_AMOLE_1_REG_START 0x006b8f00
#define BCHP_AMOLE_1_REG_END 0x006b8f8c
#define BCHP_CCE_ANCIL_0_REG_START 0x006b9000
#define BCHP_CCE_ANCIL_0_REG_END 0x006b9054
#define BCHP_CCE_ANCIL_1_REG_START 0x006b9100
#define BCHP_CCE_ANCIL_1_REG_END 0x006b9154
#define BCHP_WSE_ANCIL_0_REG_START 0x006b9200
#define BCHP_WSE_ANCIL_0_REG_END 0x006b920c
#define BCHP_WSE_ANCIL_1_REG_START 0x006b9300
#define BCHP_WSE_ANCIL_1_REG_END 0x006b930c
#define BCHP_TTE_ANCIL_0_REG_START 0x006b9400
#define BCHP_TTE_ANCIL_0_REG_END 0x006b9428
#define BCHP_TTE_ANCIL_1_REG_START 0x006b9500
#define BCHP_TTE_ANCIL_1_REG_END 0x006b9528
#define BCHP_GSE_ANCIL_0_REG_START 0x006b9600
#define BCHP_GSE_ANCIL_0_REG_END 0x006b9680
#define BCHP_GSE_ANCIL_1_REG_START 0x006b9700
#define BCHP_GSE_ANCIL_1_REG_END 0x006b9780
#define BCHP_AMOLE_ANCIL_0_REG_START 0x006b9800
#define BCHP_AMOLE_ANCIL_0_REG_END 0x006b988c
#define BCHP_AMOLE_ANCIL_1_REG_START 0x006b9900
#define BCHP_AMOLE_ANCIL_1_REG_END 0x006b998c
#define BCHP_ANCI656_ANCIL_0_REG_START 0x006b9a00
#define BCHP_ANCI656_ANCIL_0_REG_END 0x006b9a24
#define BCHP_ANCI656_ANCIL_1_REG_START 0x006b9b00
#define BCHP_ANCI656_ANCIL_1_REG_END 0x006b9b24
#define BCHP_DVP_HT_REG_START 0x006c0000
#define BCHP_DVP_HT_REG_END 0x006c0114
#define BCHP_HDMI_REG_START 0x006c0800
#define BCHP_HDMI_REG_END 0x006c0994
#define BCHP_HDMI_TX_PHY_REG_START 0x006c0a80
#define BCHP_HDMI_TX_PHY_REG_END 0x006c0ad8
#define BCHP_HDMI_RM_REG_START 0x006c0b00
#define BCHP_HDMI_RM_REG_END 0x006c0b2c
#define BCHP_HDMI_TX_INTR2_REG_START 0x006c0b40
#define BCHP_HDMI_TX_INTR2_REG_END 0x006c0b6c
#define BCHP_HDMI_RAM_REG_START 0x006c0c00
#define BCHP_HDMI_RAM_REG_END 0x006c0dfc
#define BCHP_DVP_HR_REG_START 0x006c6000
#define BCHP_DVP_HR_REG_END 0x006c61bc
#define BCHP_DVP_HR_INTR2_REG_START 0x006c61c0
#define BCHP_DVP_HR_INTR2_REG_END 0x006c61ec
#define BCHP_DVP_HR_KEY_RAM_REG_START 0x006c6300
#define BCHP_DVP_HR_KEY_RAM_REG_END 0x006c6314
#define BCHP_HDMI_RX_FE_0_REG_START 0x006c6400
#define BCHP_HDMI_RX_FE_0_REG_END 0x006c65fc
#define BCHP_HDMI_RX_EQ_0_REG_START 0x006c6600
#define BCHP_HDMI_RX_EQ_0_REG_END 0x006c67fc
#define BCHP_HDMI_RX_0_REG_START 0x006c8000
#define BCHP_HDMI_RX_0_REG_END 0x006c87bc
#define BCHP_HDMI_RX_INTR2_0_REG_START 0x006c87c0
#define BCHP_HDMI_RX_INTR2_0_REG_END 0x006c87ec
#define BCHP_HD_DVI_0_REG_START 0x006ca000
#define BCHP_HD_DVI_0_REG_END 0x006ca1fc
#define BCHP_DVP_HR_TMR_REG_START 0x006cacc0
#define BCHP_DVP_HR_TMR_REG_END 0x006cacfc
#define BCHP_BVN_RGR_REG_START 0x006ce000
#define BCHP_BVN_RGR_REG_END 0x006ce010
#define BCHP_VICE2_CME_0_0_REG_START 0x00700800
#define BCHP_VICE2_CME_0_0_REG_END 0x0070089c
#define BCHP_VICE2_FME_0_0_REG_START 0x00700c00
#define BCHP_VICE2_FME_0_0_REG_END 0x00700c80
#define BCHP_VICE2_MC_0_0_REG_START 0x00701000
#define BCHP_VICE2_MC_0_0_REG_END 0x00701080
#define BCHP_VICE2_MAU_0_0_REG_START 0x00701400
#define BCHP_VICE2_MAU_0_0_REG_END 0x007014f4
#define BCHP_VICE2_IMD_0_0_REG_START 0x00701800
#define BCHP_VICE2_IMD_0_0_REG_END 0x0070187c
#define BCHP_VICE2_CABAC_0_0_REG_START 0x00701c00
#define BCHP_VICE2_CABAC_0_0_REG_END 0x00701cec
#define BCHP_VICE2_HA_0_0_REG_START 0x00702000
#define BCHP_VICE2_HA_0_0_REG_END 0x00702088
#define BCHP_VICE2_SG_0_0_REG_START 0x00702400
#define BCHP_VICE2_SG_0_0_REG_END 0x00702474
#define BCHP_VICE2_DBLK_0_0_REG_START 0x00702800
#define BCHP_VICE2_DBLK_0_0_REG_END 0x00702888
#define BCHP_VICE2_VIP_0_0_REG_START 0x00703000
#define BCHP_VICE2_VIP_0_0_REG_END 0x00703224
#define BCHP_VICE2_VIP1_0_0_REG_START 0x00703800
#define BCHP_VICE2_VIP1_0_0_REG_END 0x00703a24
#define BCHP_VICE2_XQ_0_0_REG_START 0x00704000
#define BCHP_VICE2_XQ_0_0_REG_END 0x00706198
#define BCHP_VICE2_ARCSS_ESS_CTRL_0_0_REG_START 0x00710000
#define BCHP_VICE2_ARCSS_ESS_CTRL_0_0_REG_END 0x007100a0
#define BCHP_VICE2_ARCSS_ESS_FLAG_INTR2_0_0_REG_START 0x00710400
#define BCHP_VICE2_ARCSS_ESS_FLAG_INTR2_0_0_REG_END 0x0071042c
#define BCHP_VICE2_ARCSS_ESS_P1_INTR2_0_0_REG_START 0x00710600
#define BCHP_VICE2_ARCSS_ESS_P1_INTR2_0_0_REG_END 0x0071062c
#define BCHP_VICE2_ARCSS_ESS_HOSTIF_0_0_REG_START 0x00712000
#define BCHP_VICE2_ARCSS_ESS_HOSTIF_0_0_REG_END 0x007133fc
#define BCHP_VICE2_ARCSS_ESS_DCCM_0_0_REG_START 0x00714000
#define BCHP_VICE2_ARCSS_ESS_DCCM_0_0_REG_END 0x00717ffc
#define BCHP_VICE2_ARCSS_ESS_ADI_0_0_REG_START 0x00718000
#define BCHP_VICE2_ARCSS_ESS_ADI_0_0_REG_END 0x007182ac
#define BCHP_VICE2_ARCSS_ESS_CTRL_1_0_REG_START 0x00750000
#define BCHP_VICE2_ARCSS_ESS_CTRL_1_0_REG_END 0x007500a0
#define BCHP_VICE2_ARCSS_ESS_FLAG_INTR2_1_0_REG_START 0x00750400
#define BCHP_VICE2_ARCSS_ESS_FLAG_INTR2_1_0_REG_END 0x0075042c
#define BCHP_VICE2_ARCSS_ESS_P1_INTR2_1_0_REG_START 0x00750600
#define BCHP_VICE2_ARCSS_ESS_P1_INTR2_1_0_REG_END 0x0075062c
#define BCHP_VICE2_ARCSS_ESS_HOSTIF_1_0_REG_START 0x00752000
#define BCHP_VICE2_ARCSS_ESS_HOSTIF_1_0_REG_END 0x007533fc
#define BCHP_VICE2_ARCSS_ESS_DCCM_1_0_REG_START 0x00754000
#define BCHP_VICE2_ARCSS_ESS_DCCM_1_0_REG_END 0x00757ffc
#define BCHP_VICE2_ARCSS_ESS_ADI_1_0_REG_START 0x00758000
#define BCHP_VICE2_ARCSS_ESS_ADI_1_0_REG_END 0x007582a4
#define BCHP_VICE2_RGR_0_REG_START 0x00780000
#define BCHP_VICE2_RGR_0_REG_END 0x0078000c
#define BCHP_VICE2_MISC_0_REG_START 0x00781000
#define BCHP_VICE2_MISC_0_REG_END 0x00781020
#define BCHP_VICE2_L2_0_REG_START 0x00781100
#define BCHP_VICE2_L2_0_REG_END 0x0078112c
#define BCHP_VICE2_ARCSS_MISC_0_REG_START 0x00782000
#define BCHP_VICE2_ARCSS_MISC_0_REG_END 0x00782030
#define BCHP_VICE2_CME_0_1_REG_START 0x00800800
#define BCHP_VICE2_CME_0_1_REG_END 0x0080089c
#define BCHP_VICE2_FME_0_1_REG_START 0x00800c00
#define BCHP_VICE2_FME_0_1_REG_END 0x00800c80
#define BCHP_VICE2_MC_0_1_REG_START 0x00801000
#define BCHP_VICE2_MC_0_1_REG_END 0x00801080
#define BCHP_VICE2_MAU_0_1_REG_START 0x00801400
#define BCHP_VICE2_MAU_0_1_REG_END 0x008014f4
#define BCHP_VICE2_IMD_0_1_REG_START 0x00801800
#define BCHP_VICE2_IMD_0_1_REG_END 0x0080187c
#define BCHP_VICE2_CABAC_0_1_REG_START 0x00801c00
#define BCHP_VICE2_CABAC_0_1_REG_END 0x00801cec
#define BCHP_VICE2_HA_0_1_REG_START 0x00802000
#define BCHP_VICE2_HA_0_1_REG_END 0x00802088
#define BCHP_VICE2_SG_0_1_REG_START 0x00802400
#define BCHP_VICE2_SG_0_1_REG_END 0x00802474
#define BCHP_VICE2_DBLK_0_1_REG_START 0x00802800
#define BCHP_VICE2_DBLK_0_1_REG_END 0x00802888
#define BCHP_VICE2_VIP_0_1_REG_START 0x00803000
#define BCHP_VICE2_VIP_0_1_REG_END 0x00803224
#define BCHP_VICE2_VIP1_0_1_REG_START 0x00803800
#define BCHP_VICE2_VIP1_0_1_REG_END 0x00803a24
#define BCHP_VICE2_XQ_0_1_REG_START 0x00804000
#define BCHP_VICE2_XQ_0_1_REG_END 0x00806198
#define BCHP_VICE2_ARCSS_ESS_CTRL_0_1_REG_START 0x00810000
#define BCHP_VICE2_ARCSS_ESS_CTRL_0_1_REG_END 0x008100a0
#define BCHP_VICE2_ARCSS_ESS_FLAG_INTR2_0_1_REG_START 0x00810400
#define BCHP_VICE2_ARCSS_ESS_FLAG_INTR2_0_1_REG_END 0x0081042c
#define BCHP_VICE2_ARCSS_ESS_P1_INTR2_0_1_REG_START 0x00810600
#define BCHP_VICE2_ARCSS_ESS_P1_INTR2_0_1_REG_END 0x0081062c
#define BCHP_VICE2_ARCSS_ESS_HOSTIF_0_1_REG_START 0x00812000
#define BCHP_VICE2_ARCSS_ESS_HOSTIF_0_1_REG_END 0x008133fc
#define BCHP_VICE2_ARCSS_ESS_DCCM_0_1_REG_START 0x00814000
#define BCHP_VICE2_ARCSS_ESS_DCCM_0_1_REG_END 0x00817ffc
#define BCHP_VICE2_ARCSS_ESS_ADI_0_1_REG_START 0x00818000
#define BCHP_VICE2_ARCSS_ESS_ADI_0_1_REG_END 0x008182ac
#define BCHP_VICE2_ARCSS_ESS_CTRL_1_1_REG_START 0x00850000
#define BCHP_VICE2_ARCSS_ESS_CTRL_1_1_REG_END 0x008500a0
#define BCHP_VICE2_ARCSS_ESS_FLAG_INTR2_1_1_REG_START 0x00850400
#define BCHP_VICE2_ARCSS_ESS_FLAG_INTR2_1_1_REG_END 0x0085042c
#define BCHP_VICE2_ARCSS_ESS_P1_INTR2_1_1_REG_START 0x00850600
#define BCHP_VICE2_ARCSS_ESS_P1_INTR2_1_1_REG_END 0x0085062c
#define BCHP_VICE2_ARCSS_ESS_HOSTIF_1_1_REG_START 0x00852000
#define BCHP_VICE2_ARCSS_ESS_HOSTIF_1_1_REG_END 0x008533fc
#define BCHP_VICE2_ARCSS_ESS_DCCM_1_1_REG_START 0x00854000
#define BCHP_VICE2_ARCSS_ESS_DCCM_1_1_REG_END 0x00857ffc
#define BCHP_VICE2_ARCSS_ESS_ADI_1_1_REG_START 0x00858000
#define BCHP_VICE2_ARCSS_ESS_ADI_1_1_REG_END 0x008582a4
#define BCHP_VICE2_RGR_1_REG_START 0x00880000
#define BCHP_VICE2_RGR_1_REG_END 0x0088000c
#define BCHP_VICE2_MISC_1_REG_START 0x00881000
#define BCHP_VICE2_MISC_1_REG_END 0x00881020
#define BCHP_VICE2_L2_1_REG_START 0x00881100
#define BCHP_VICE2_L2_1_REG_END 0x0088112c
#define BCHP_VICE2_ARCSS_MISC_1_REG_START 0x00882000
#define BCHP_VICE2_ARCSS_MISC_1_REG_END 0x00882030
#define BCHP_VICE2_SEC_CTRL_0_REG_START 0x00900000
#define BCHP_VICE2_SEC_CTRL_0_REG_END 0x00900080
#define BCHP_VICE2_SEC_CTRL_1_REG_START 0x00901000
#define BCHP_VICE2_SEC_CTRL_1_REG_END 0x00901080
#define BCHP_XPT_BUS_IF_REG_START 0x00940000
#define BCHP_XPT_BUS_IF_REG_END 0x00940078
#define BCHP_XPT_XMEMIF_REG_START 0x00940100
#define BCHP_XPT_XMEMIF_REG_END 0x009401c4
#define BCHP_XPT_PMU_REG_START 0x00940200
#define BCHP_XPT_PMU_REG_END 0x00940214
#define BCHP_XPT_GR_REG_START 0x00940300
#define BCHP_XPT_GR_REG_END 0x0094030c
#define BCHP_XPT_RMX0_IO_REG_START 0x00940400
#define BCHP_XPT_RMX0_IO_REG_END 0x00940420
#define BCHP_XPT_RMX1_IO_REG_START 0x00940500
#define BCHP_XPT_RMX1_IO_REG_END 0x00940520
#define BCHP_XPT_WAKEUP_REG_START 0x00941000
#define BCHP_XPT_WAKEUP_REG_END 0x00941fbc
#define BCHP_XPT_FE_REG_START 0x00944000
#define BCHP_XPT_FE_REG_END 0x009457fc
#define BCHP_XPT_DPCR0_REG_START 0x00947000
#define BCHP_XPT_DPCR0_REG_END 0x00947074
#define BCHP_XPT_DPCR1_REG_START 0x00947080
#define BCHP_XPT_DPCR1_REG_END 0x009470f4
#define BCHP_XPT_DPCR2_REG_START 0x00947100
#define BCHP_XPT_DPCR2_REG_END 0x00947174
#define BCHP_XPT_DPCR3_REG_START 0x00947180
#define BCHP_XPT_DPCR3_REG_END 0x009471f4
#define BCHP_XPT_DPCR4_REG_START 0x00947200
#define BCHP_XPT_DPCR4_REG_END 0x00947274
#define BCHP_XPT_DPCR5_REG_START 0x00947280
#define BCHP_XPT_DPCR5_REG_END 0x009472f4
#define BCHP_XPT_DPCR6_REG_START 0x00947300
#define BCHP_XPT_DPCR6_REG_END 0x00947374
#define BCHP_XPT_DPCR7_REG_START 0x00947380
#define BCHP_XPT_DPCR7_REG_END 0x009473f4
#define BCHP_XPT_DPCR8_REG_START 0x00947400
#define BCHP_XPT_DPCR8_REG_END 0x00947474
#define BCHP_XPT_DPCR9_REG_START 0x00947480
#define BCHP_XPT_DPCR9_REG_END 0x009474f4
#define BCHP_XPT_DPCR_PP_REG_START 0x00947800
#define BCHP_XPT_DPCR_PP_REG_END 0x00947804
#define BCHP_XPT_PSUB_REG_START 0x00947a00
#define BCHP_XPT_PSUB_REG_END 0x00947b88
#define BCHP_XPT_MPOD_REG_START 0x00947c00
#define BCHP_XPT_MPOD_REG_END 0x00947c20
#define BCHP_XPT_RMX0_REG_START 0x00947d00
#define BCHP_XPT_RMX0_REG_END 0x00947d08
#define BCHP_XPT_RMX1_REG_START 0x00947e00
#define BCHP_XPT_RMX1_REG_END 0x00947e08
#define BCHP_XPT_PB_TOP_REG_START 0x00948000
#define BCHP_XPT_PB_TOP_REG_END 0x009480b4
#define BCHP_XPT_PB0_REG_START 0x00948100
#define BCHP_XPT_PB0_REG_END 0x00948174
#define BCHP_XPT_PB1_REG_START 0x00948180
#define BCHP_XPT_PB1_REG_END 0x009481f4
#define BCHP_XPT_PB2_REG_START 0x00948200
#define BCHP_XPT_PB2_REG_END 0x00948274
#define BCHP_XPT_PB3_REG_START 0x00948280
#define BCHP_XPT_PB3_REG_END 0x009482f4
#define BCHP_XPT_PB4_REG_START 0x00948300
#define BCHP_XPT_PB4_REG_END 0x00948374
#define BCHP_XPT_PB5_REG_START 0x00948380
#define BCHP_XPT_PB5_REG_END 0x009483f4
#define BCHP_XPT_PB6_REG_START 0x00948400
#define BCHP_XPT_PB6_REG_END 0x00948474
#define BCHP_XPT_PB7_REG_START 0x00948480
#define BCHP_XPT_PB7_REG_END 0x009484f4
#define BCHP_XPT_PB8_REG_START 0x00948500
#define BCHP_XPT_PB8_REG_END 0x00948574
#define BCHP_XPT_PB9_REG_START 0x00948580
#define BCHP_XPT_PB9_REG_END 0x009485f4
#define BCHP_XPT_PB10_REG_START 0x00948600
#define BCHP_XPT_PB10_REG_END 0x00948674
#define BCHP_XPT_PB11_REG_START 0x00948680
#define BCHP_XPT_PB11_REG_END 0x009486f4
#define BCHP_XPT_PB12_REG_START 0x00948700
#define BCHP_XPT_PB12_REG_END 0x00948774
#define BCHP_XPT_PB13_REG_START 0x00948780
#define BCHP_XPT_PB13_REG_END 0x009487f4
#define BCHP_XPT_PB14_REG_START 0x00948800
#define BCHP_XPT_PB14_REG_END 0x00948874
#define BCHP_XPT_PB15_REG_START 0x00948880
#define BCHP_XPT_PB15_REG_END 0x009488f4
#define BCHP_XPT_PB16_REG_START 0x00948900
#define BCHP_XPT_PB16_REG_END 0x00948974
#define BCHP_XPT_PB17_REG_START 0x00948980
#define BCHP_XPT_PB17_REG_END 0x009489f4
#define BCHP_XPT_PB18_REG_START 0x00948a00
#define BCHP_XPT_PB18_REG_END 0x00948a74
#define BCHP_XPT_PB19_REG_START 0x00948a80
#define BCHP_XPT_PB19_REG_END 0x00948af4
#define BCHP_XPT_PB20_REG_START 0x00948b00
#define BCHP_XPT_PB20_REG_END 0x00948b74
#define BCHP_XPT_PB21_REG_START 0x00948b80
#define BCHP_XPT_PB21_REG_END 0x00948bf4
#define BCHP_XPT_PCROFFSET_REG_START 0x0094c000
#define BCHP_XPT_PCROFFSET_REG_END 0x0094d8fc
#define BCHP_XPT_FULL_PID_PARSER_REG_START 0x00950000
#define BCHP_XPT_FULL_PID_PARSER_REG_END 0x00952050
#define BCHP_XPT_RSBUFF_REG_START 0x00955000
#define BCHP_XPT_RSBUFF_REG_END 0x00955b44
#define BCHP_XPT_XCBUFF_REG_START 0x00956000
#define BCHP_XPT_XCBUFF_REG_END 0x00957ccc
#define BCHP_XPT_MSG_REG_START 0x00958000
#define BCHP_XPT_MSG_REG_END 0x0095e014
#define BCHP_XPT_RAVE_REG_START 0x00960000
#define BCHP_XPT_RAVE_REG_END 0x0096c96c
#define BCHP_XPT_RAVE_TO_SCPU_L2_INTR_0_31_REG_START 0x0096ff80
#define BCHP_XPT_RAVE_TO_SCPU_L2_INTR_0_31_REG_END 0x0096ffac
#define BCHP_XPT_RAVE_TO_SCPU_L2_INTR_32_47_REG_START 0x0096ffc0
#define BCHP_XPT_RAVE_TO_SCPU_L2_INTR_32_47_REG_END 0x0096ffec
#define BCHP_XPT_XPU_REG_START 0x00970000
#define BCHP_XPT_XPU_REG_END 0x009747fc
#define BCHP_XPT_SECURE_BUS_IF_REG_START 0x0097f000
#define BCHP_XPT_SECURE_BUS_IF_REG_END 0x0097f000
#define BCHP_DECODE_RBNODE_REGS_0_REG_START 0x00a00000
#define BCHP_DECODE_RBNODE_REGS_0_REG_END 0x00a0007c
#define BCHP_DECODE_MAIN_0_REG_START 0x00a00100
#define BCHP_DECODE_MAIN_0_REG_END 0x00a001fc
#define BCHP_SDRAM_DEBUG_0_REG_START 0x00a00200
#define BCHP_SDRAM_DEBUG_0_REG_END 0x00a0027c
#define BCHP_DECODE_MCOM_0_REG_START 0x00a00300
#define BCHP_DECODE_MCOM_0_REG_END 0x00a0031c
#define BCHP_DECODE_SPRE_0_REG_START 0x00a00320
#define BCHP_DECODE_SPRE_0_REG_END 0x00a0033c
#define BCHP_DECODE_WPRD_0_REG_START 0x00a00340
#define BCHP_DECODE_WPRD_0_REG_END 0x00a0035c
#define BCHP_DECODE_DQNT_0_REG_START 0x00a00400
#define BCHP_DECODE_DQNT_0_REG_END 0x00a0045c
#define BCHP_DECODE_DQNT_8X8_0_REG_START 0x00a00500
#define BCHP_DECODE_DQNT_8X8_0_REG_END 0x00a0057c
#define BCHP_DECODE_VP8_XFRM_0_REG_START 0x00a00600
#define BCHP_DECODE_VP8_XFRM_0_REG_END 0x00a0060c
#define BCHP_DECODE_VP6_DCP_0_REG_START 0x00a00620
#define BCHP_DECODE_VP6_DCP_0_REG_END 0x00a0062c
#define BCHP_DECODE_XFRM_0_REG_START 0x00a00700
#define BCHP_DECODE_XFRM_0_REG_END 0x00a0071c
#define BCHP_DECODE_DBLK_0_REG_START 0x00a00720
#define BCHP_DECODE_DBLK_0_REG_END 0x00a0073c
#define BCHP_DECODE_MB_0_REG_START 0x00a00740
#define BCHP_DECODE_MB_0_REG_END 0x00a0075c
#define BCHP_REG_CABAC2BINS_0_REG_START 0x00a00b00
#define BCHP_REG_CABAC2BINS_0_REG_END 0x00a00bfc
#define BCHP_DECODE_SINT_0_REG_START 0x00a00c00
#define BCHP_DECODE_SINT_0_REG_END 0x00a00dfc
#define BCHP_DECODE_RVC_0_REG_START 0x00a00e00
#define BCHP_DECODE_RVC_0_REG_END 0x00a00efc
#define BCHP_DECODE_CPUREGS_0_REG_START 0x00a00f00
#define BCHP_DECODE_CPUREGS_0_REG_END 0x00a00f7c
#define BCHP_DECODE_CPUREGS2_0_REG_START 0x00a00f80
#define BCHP_DECODE_CPUREGS2_0_REG_END 0x00a00ffc
#define BCHP_DECODE_CPUDMA_0_REG_START 0x00a01800
#define BCHP_DECODE_CPUDMA_0_REG_END 0x00a018fc
#define BCHP_DECODE_DMAMEM_0_REG_START 0x00a01a00
#define BCHP_DECODE_DMAMEM_0_REG_END 0x00a021fc
#define BCHP_REG_CABAC2BINS2_0_REG_START 0x00a02400
#define BCHP_REG_CABAC2BINS2_0_REG_END 0x00a027fc
#define BCHP_DECODE_WPTBL_0_REG_START 0x00a03000
#define BCHP_DECODE_WPTBL_0_REG_END 0x00a031fc
#define BCHP_DECODE_SINT_OLOOP_0_REG_START 0x00a0cc00
#define BCHP_DECODE_SINT_OLOOP_0_REG_END 0x00a0ccfc
#define BCHP_DECODE_SD_0_REG_START 0x00a40800
#define BCHP_DECODE_SD_0_REG_END 0x00a40ffc
#define BCHP_DECODE_IND_SDRAM_REGS_0_REG_START 0x00a41000
#define BCHP_DECODE_IND_SDRAM_REGS_0_REG_END 0x00a4107c
#define BCHP_DECODE_CPUCORE_0_REG_START 0x00a44000
#define BCHP_DECODE_CPUCORE_0_REG_END 0x00a44ffc
#define BCHP_DECODE_CPUAUX_0_REG_START 0x00a45000
#define BCHP_DECODE_CPUAUX_0_REG_END 0x00a45ffc
#define BCHP_DECODE_CPUIMEM_0_REG_START 0x00a46000
#define BCHP_DECODE_CPUIMEM_0_REG_END 0x00a47ffc
#define BCHP_DECODE_CPUDMEM_0_REG_START 0x00a48000
#define BCHP_DECODE_CPUDMEM_0_REG_END 0x00a4fffc
#define BCHP_DECODE_IND_SDRAM_REGS2_0_REG_START 0x00a51000
#define BCHP_DECODE_IND_SDRAM_REGS2_0_REG_END 0x00a5107c
#define BCHP_DECODE_CPUDMA2_0_REG_START 0x00a51800
#define BCHP_DECODE_CPUDMA2_0_REG_END 0x00a518fc
#define BCHP_DECODE_DMAMEM2_0_REG_START 0x00a51a00
#define BCHP_DECODE_DMAMEM2_0_REG_END 0x00a521fc
#define BCHP_DECODE_CPUCORE2_0_REG_START 0x00a54000
#define BCHP_DECODE_CPUCORE2_0_REG_END 0x00a54ffc
#define BCHP_DECODE_CPUAUX2_0_REG_START 0x00a55000
#define BCHP_DECODE_CPUAUX2_0_REG_END 0x00a55ffc
#define BCHP_DECODE_CPUIMEM2_0_REG_START 0x00a56000
#define BCHP_DECODE_CPUIMEM2_0_REG_END 0x00a57ffc
#define BCHP_DECODE_CPUDMEM2_0_REG_START 0x00a58000
#define BCHP_DECODE_CPUDMEM2_0_REG_END 0x00a5fffc
#define BCHP_DECODE_IP_SHIM_0_REG_START 0x00a60000
#define BCHP_DECODE_IP_SHIM_0_REG_END 0x00a60090
#define BCHP_AVD_CACHE_0_REG_START 0x00a62000
#define BCHP_AVD_CACHE_0_REG_END 0x00a6203c
#define BCHP_ILS_REGS_0_REG_START 0x00a70000
#define BCHP_ILS_REGS_0_REG_END 0x00a700fc
#define BCHP_ILS_SCALE_ADDR_0_REG_START 0x00a70100
#define BCHP_ILS_SCALE_ADDR_0_REG_END 0x00a7010c
#define BCHP_ILS_SPSCALE_FILL_0_REG_START 0x00a70180
#define BCHP_ILS_SPSCALE_FILL_0_REG_END 0x00a70180
#define BCHP_ILS_MVSCALE_0_REG_START 0x00a70200
#define BCHP_ILS_MVSCALE_0_REG_END 0x00a7038c
#define BCHP_ILB_REGS_0_REG_START 0x00a70400
#define BCHP_ILB_REGS_0_REG_END 0x00a70404
#define BCHP_SVD_INTR2_0_REG_START 0x00a80000
#define BCHP_SVD_INTR2_0_REG_END 0x00a8002c
#define BCHP_SVD_RGR_0_REG_START 0x00a80400
#define BCHP_SVD_RGR_0_REG_END 0x00a80410
#define BCHP_BLD_DECODE_RBNODE_REGS_0_REG_START 0x00b00000
#define BCHP_BLD_DECODE_RBNODE_REGS_0_REG_END 0x00b0007c
#define BCHP_BLD_DECODE_MAIN_0_REG_START 0x00b00100
#define BCHP_BLD_DECODE_MAIN_0_REG_END 0x00b001fc
#define BCHP_BLD_SDRAM_DEBUG_0_REG_START 0x00b00200
#define BCHP_BLD_SDRAM_DEBUG_0_REG_END 0x00b0027c
#define BCHP_BLD_DECODE_MCOM_0_REG_START 0x00b00300
#define BCHP_BLD_DECODE_MCOM_0_REG_END 0x00b0031c
#define BCHP_BLD_DECODE_SPRE_0_REG_START 0x00b00320
#define BCHP_BLD_DECODE_SPRE_0_REG_END 0x00b0033c
#define BCHP_BLD_DECODE_WPRD_0_REG_START 0x00b00340
#define BCHP_BLD_DECODE_WPRD_0_REG_END 0x00b0035c
#define BCHP_BLD_DECODE_DQNT_0_REG_START 0x00b00400
#define BCHP_BLD_DECODE_DQNT_0_REG_END 0x00b0045c
#define BCHP_BLD_DECODE_DQNT_8X8_0_REG_START 0x00b00500
#define BCHP_BLD_DECODE_DQNT_8X8_0_REG_END 0x00b0057c
#define BCHP_BLD_DECODE_VP8_XFRM_0_REG_START 0x00b00600
#define BCHP_BLD_DECODE_VP8_XFRM_0_REG_END 0x00b0060c
#define BCHP_BLD_DECODE_VP6_DCP_0_REG_START 0x00b00620
#define BCHP_BLD_DECODE_VP6_DCP_0_REG_END 0x00b0062c
#define BCHP_BLD_DECODE_XFRM_0_REG_START 0x00b00700
#define BCHP_BLD_DECODE_XFRM_0_REG_END 0x00b0071c
#define BCHP_BLD_DECODE_DBLK_0_REG_START 0x00b00720
#define BCHP_BLD_DECODE_DBLK_0_REG_END 0x00b0073c
#define BCHP_BLD_DECODE_MB_0_REG_START 0x00b00740
#define BCHP_BLD_DECODE_MB_0_REG_END 0x00b0075c
#define BCHP_BLD_REG_CABAC2BINS_0_REG_START 0x00b00b00
#define BCHP_BLD_REG_CABAC2BINS_0_REG_END 0x00b00bfc
#define BCHP_BLD_DECODE_SINT_0_REG_START 0x00b00c00
#define BCHP_BLD_DECODE_SINT_0_REG_END 0x00b00dfc
#define BCHP_BLD_DECODE_RVC_0_REG_START 0x00b00e00
#define BCHP_BLD_DECODE_RVC_0_REG_END 0x00b00efc
#define BCHP_BLD_DECODE_CPUREGS_0_REG_START 0x00b00f00
#define BCHP_BLD_DECODE_CPUREGS_0_REG_END 0x00b00f7c
#define BCHP_BLD_DECODE_CPUREGS2_0_REG_START 0x00b00f80
#define BCHP_BLD_DECODE_CPUREGS2_0_REG_END 0x00b00ffc
#define BCHP_BLD_DECODE_CPUDMA_0_REG_START 0x00b01800
#define BCHP_BLD_DECODE_CPUDMA_0_REG_END 0x00b018fc
#define BCHP_BLD_DECODE_DMAMEM_0_REG_START 0x00b01a00
#define BCHP_BLD_DECODE_DMAMEM_0_REG_END 0x00b021fc
#define BCHP_BLD_REG_CABAC2BINS2_0_REG_START 0x00b02400
#define BCHP_BLD_REG_CABAC2BINS2_0_REG_END 0x00b027fc
#define BCHP_BLD_DECODE_WPTBL_0_REG_START 0x00b03000
#define BCHP_BLD_DECODE_WPTBL_0_REG_END 0x00b031fc
#define BCHP_BLD_DECODE_SINT_OLOOP_0_REG_START 0x00b0cc00
#define BCHP_BLD_DECODE_SINT_OLOOP_0_REG_END 0x00b0ccfc
#define BCHP_BLD_DECODE_SD_0_REG_START 0x00b40800
#define BCHP_BLD_DECODE_SD_0_REG_END 0x00b40ffc
#define BCHP_BLD_DECODE_IND_SDRAM_REGS_0_REG_START 0x00b41000
#define BCHP_BLD_DECODE_IND_SDRAM_REGS_0_REG_END 0x00b4107c
#define BCHP_BLD_DECODE_CPUCORE_0_REG_START 0x00b44000
#define BCHP_BLD_DECODE_CPUCORE_0_REG_END 0x00b44ffc
#define BCHP_BLD_DECODE_CPUAUX_0_REG_START 0x00b45000
#define BCHP_BLD_DECODE_CPUAUX_0_REG_END 0x00b45ffc
#define BCHP_BLD_DECODE_CPUIMEM_0_REG_START 0x00b46000
#define BCHP_BLD_DECODE_CPUIMEM_0_REG_END 0x00b47ffc
#define BCHP_BLD_DECODE_CPUDMEM_0_REG_START 0x00b48000
#define BCHP_BLD_DECODE_CPUDMEM_0_REG_END 0x00b4fffc
#define BCHP_BLD_DECODE_IND_SDRAM_REGS2_0_REG_START 0x00b51000
#define BCHP_BLD_DECODE_IND_SDRAM_REGS2_0_REG_END 0x00b5107c
#define BCHP_BLD_DECODE_CPUDMA2_0_REG_START 0x00b51800
#define BCHP_BLD_DECODE_CPUDMA2_0_REG_END 0x00b518fc
#define BCHP_BLD_DECODE_DMAMEM2_0_REG_START 0x00b51a00
#define BCHP_BLD_DECODE_DMAMEM2_0_REG_END 0x00b521fc
#define BCHP_BLD_DECODE_CPUCORE2_0_REG_START 0x00b54000
#define BCHP_BLD_DECODE_CPUCORE2_0_REG_END 0x00b54ffc
#define BCHP_BLD_DECODE_CPUAUX2_0_REG_START 0x00b55000
#define BCHP_BLD_DECODE_CPUAUX2_0_REG_END 0x00b55ffc
#define BCHP_BLD_DECODE_CPUIMEM2_0_REG_START 0x00b56000
#define BCHP_BLD_DECODE_CPUIMEM2_0_REG_END 0x00b57ffc
#define BCHP_BLD_DECODE_CPUDMEM2_0_REG_START 0x00b58000
#define BCHP_BLD_DECODE_CPUDMEM2_0_REG_END 0x00b5fffc
#define BCHP_BLD_DECODE_IP_SHIM_0_REG_START 0x00b60000
#define BCHP_BLD_DECODE_IP_SHIM_0_REG_END 0x00b60090
#define BCHP_BLD_AVD_CACHE_0_REG_START 0x00b62000
#define BCHP_BLD_AVD_CACHE_0_REG_END 0x00b6203c
#define BCHP_VICH_0_REG_START 0x00b70000
#define BCHP_VICH_0_REG_END 0x00b7008b
#define BCHP_GENET_0_SYS_REG_START 0x00b80000
#define BCHP_GENET_0_SYS_REG_END 0x00b8000c
#define BCHP_GENET_0_GR_BRIDGE_REG_START 0x00b80040
#define BCHP_GENET_0_GR_BRIDGE_REG_END 0x00b8004c
#define BCHP_GENET_0_EXT_REG_START 0x00b80080
#define BCHP_GENET_0_EXT_REG_END 0x00b80098
#define BCHP_GENET_0_INTRL2_0_REG_START 0x00b80200
#define BCHP_GENET_0_INTRL2_0_REG_END 0x00b8022c
#define BCHP_GENET_0_INTRL2_1_REG_START 0x00b80240
#define BCHP_GENET_0_INTRL2_1_REG_END 0x00b8026c
#define BCHP_GENET_0_RBUF_REG_START 0x00b80300
#define BCHP_GENET_0_RBUF_REG_END 0x00b803b4
#define BCHP_GENET_0_TBUF_REG_START 0x00b80600
#define BCHP_GENET_0_TBUF_REG_END 0x00b80628
#define BCHP_GENET_0_UMAC_REG_START 0x00b80800
#define BCHP_GENET_0_UMAC_REG_END 0x00b80ed8
#define BCHP_GENET_0_HFB_REG_START 0x00b88000
#define BCHP_GENET_0_HFB_REG_END 0x00b8fc48
#define BCHP_GENET_0_RDMA_REG_START 0x00b90000
#define BCHP_GENET_0_RDMA_REG_END 0x00b90cd4
#define BCHP_GENET_0_TDMA_REG_START 0x00b91000
#define BCHP_GENET_0_TDMA_REG_END 0x00b91c84
#define BCHP_GENET_1_SYS_REG_START 0x00ba0000
#define BCHP_GENET_1_SYS_REG_END 0x00ba000c
#define BCHP_GENET_1_GR_BRIDGE_REG_START 0x00ba0040
#define BCHP_GENET_1_GR_BRIDGE_REG_END 0x00ba004c
#define BCHP_GENET_1_EXT_REG_START 0x00ba0080
#define BCHP_GENET_1_EXT_REG_END 0x00ba0098
#define BCHP_GENET_1_INTRL2_0_REG_START 0x00ba0200
#define BCHP_GENET_1_INTRL2_0_REG_END 0x00ba022c
#define BCHP_GENET_1_INTRL2_1_REG_START 0x00ba0240
#define BCHP_GENET_1_INTRL2_1_REG_END 0x00ba026c
#define BCHP_GENET_1_RBUF_REG_START 0x00ba0300
#define BCHP_GENET_1_RBUF_REG_END 0x00ba03b4
#define BCHP_GENET_1_TBUF_REG_START 0x00ba0600
#define BCHP_GENET_1_TBUF_REG_END 0x00ba0628
#define BCHP_GENET_1_UMAC_REG_START 0x00ba0800
#define BCHP_GENET_1_UMAC_REG_END 0x00ba0ed8
#define BCHP_GENET_1_HFB_REG_START 0x00ba8000
#define BCHP_GENET_1_HFB_REG_END 0x00bafc48
#define BCHP_GENET_1_RDMA_REG_START 0x00bb0000
#define BCHP_GENET_1_RDMA_REG_END 0x00bb0cd4
#define BCHP_GENET_1_TDMA_REG_START 0x00bb1000
#define BCHP_GENET_1_TDMA_REG_END 0x00bb1c84
#define BCHP_SID_REG_START 0x00bc0100
#define BCHP_SID_REG_END 0x00bc019c
#define BCHP_SID_RLE_REG_START 0x00bc0300
#define BCHP_SID_RLE_REG_END 0x00bc039c
#define BCHP_SID_DQ_REG_START 0x00bc0400
#define BCHP_SID_DQ_REG_END 0x00bc04bc
#define BCHP_SID_STRM_REG_START 0x00bc0800
#define BCHP_SID_STRM_REG_END 0x00bc087c
#define BCHP_SID_OUTPUT_REG_START 0x00bc0c00
#define BCHP_SID_OUTPUT_REG_END 0x00bc0c40
#define BCHP_SID_ARC_REG_START 0x00bc0f00
#define BCHP_SID_ARC_REG_END 0x00bc0f3c
#define BCHP_SID_ARCDMA_REG_START 0x00bc1800
#define BCHP_SID_ARCDMA_REG_END 0x00bc1840
#define BCHP_SID_DMARAM_REG_START 0x00bc1a00
#define BCHP_SID_DMARAM_REG_END 0x00bc1bfc
#define BCHP_SID_PEEK_BITS_REG_START 0x00bc2b00
#define BCHP_SID_PEEK_BITS_REG_END 0x00bc2b3c
#define BCHP_SID_EXTRACT_BITS_REG_START 0x00bc2b40
#define BCHP_SID_EXTRACT_BITS_REG_END 0x00bc2b7c
#define BCHP_SID_HUFF_SYMB_REG_START 0x00bc3000
#define BCHP_SID_HUFF_SYMB_REG_END 0x00bc37fc
#define BCHP_SID_HUFF_CODE_REG_START 0x00bc3900
#define BCHP_SID_HUFF_CODE_REG_END 0x00bc39fc
#define BCHP_SID_SYMB_REG_START 0x00bc3a00
#define BCHP_SID_SYMB_REG_END 0x00bc3a10
#define BCHP_SID_SYMB_JPEG_REG_START 0x00bc3a80
#define BCHP_SID_SYMB_JPEG_REG_END 0x00bc3a8c
#define BCHP_SID_BIGRAM_REG_START 0x00bc8000
#define BCHP_SID_BIGRAM_REG_END 0x00bcfffc
#define BCHP_SID_ARC_DBG_REG_START 0x00bd1000
#define BCHP_SID_ARC_DBG_REG_END 0x00bd1010
#define BCHP_SID_ARC_CORE_REG_START 0x00bd5000
#define BCHP_SID_ARC_CORE_REG_END 0x00bd5014
#define BCHP_SID_GR_REG_START 0x00be0000
#define BCHP_SID_GR_REG_END 0x00be000c
#define BCHP_SID_L2_REG_START 0x00be0100
#define BCHP_SID_L2_REG_END 0x00be012c
#define BCHP_SICH_REG_START 0x00be2000
#define BCHP_SICH_REG_END 0x00be203c
#define BCHP_M2MC_REG_START 0x00be4000
#define BCHP_M2MC_REG_END 0x00be47fc
#define BCHP_M2MC_L2_REG_START 0x00be5000
#define BCHP_M2MC_L2_REG_END 0x00be502c
#define BCHP_M2MC_GR_REG_START 0x00be5800
#define BCHP_M2MC_GR_REG_END 0x00be580c
#define BCHP_M2MC1_REG_START 0x00be6000
#define BCHP_M2MC1_REG_END 0x00be67fc
#define BCHP_M2MC1_L2_REG_START 0x00be7000
#define BCHP_M2MC1_L2_REG_END 0x00be702c
#define BCHP_M2MC1_GR_REG_START 0x00be7800
#define BCHP_M2MC1_GR_REG_END 0x00be780c
#define BCHP_V3D_CTL_REG_START 0x00bea000
#define BCHP_V3D_CTL_REG_END 0x00bea040
#define BCHP_V3D_CLE_REG_START 0x00bea100
#define BCHP_V3D_CLE_REG_END 0x00bea138
#define BCHP_V3D_PTB_REG_START 0x00bea300
#define BCHP_V3D_PTB_REG_END 0x00bea310
#define BCHP_V3D_QPS_REG_START 0x00bea400
#define BCHP_V3D_QPS_REG_END 0x00bea43c
#define BCHP_V3D_VPM_REG_START 0x00bea500
#define BCHP_V3D_VPM_REG_END 0x00bea504
#define BCHP_V3D_PCTR_REG_START 0x00bea600
#define BCHP_V3D_PCTR_REG_END 0x00bea6fc
#define BCHP_V3D_TOP_GR_BRIDGE_REG_START 0x00bea800
#define BCHP_V3D_TOP_GR_BRIDGE_REG_END 0x00bea80c
#define BCHP_V3D_GCA_REG_START 0x00beaa00
#define BCHP_V3D_GCA_REG_END 0x00beaa58
#define BCHP_V3D_DBG_REG_START 0x00beae00
#define BCHP_V3D_DBG_REG_END 0x00beaf20
#define BCHP_RAAGA_DSP_SEC0_REG_START 0x00bf0000
#define BCHP_RAAGA_DSP_SEC0_REG_END 0x00bf0000
#define BCHP_RAAGA_DSP_SEC0_1_REG_START 0x00bf1000
#define BCHP_RAAGA_DSP_SEC0_1_REG_END 0x00bf1000
#define BCHP_RAAGA_DSP_RGR_REG_START 0x00c00000
#define BCHP_RAAGA_DSP_RGR_REG_END 0x00c00008
#define BCHP_RAAGA_DSP_MISC_REG_START 0x00c20000
#define BCHP_RAAGA_DSP_MISC_REG_END 0x00c2044c
#define BCHP_RAAGA_DSP_TIMERS_REG_START 0x00c21000
#define BCHP_RAAGA_DSP_TIMERS_REG_END 0x00c21058
#define BCHP_RAAGA_DSP_PERI_DBG_CTRL_REG_START 0x00c21080
#define BCHP_RAAGA_DSP_PERI_DBG_CTRL_REG_END 0x00c2109c
#define BCHP_RAAGA_DSP_PERI_SW_REG_START 0x00c21100
#define BCHP_RAAGA_DSP_PERI_SW_REG_END 0x00c21154
#define BCHP_RAAGA_DSP_DMA_REG_START 0x00c21400
#define BCHP_RAAGA_DSP_DMA_REG_END 0x00c21664
#define BCHP_RAAGA_DSP_ESR_SI_REG_START 0x00c22000
#define BCHP_RAAGA_DSP_ESR_SI_REG_END 0x00c22014
#define BCHP_RAAGA_DSP_INTH_REG_START 0x00c22200
#define BCHP_RAAGA_DSP_INTH_REG_END 0x00c2222c
#define BCHP_RAAGA_DSP_FW_INTH_REG_START 0x00c22400
#define BCHP_RAAGA_DSP_FW_INTH_REG_END 0x00c2242c
#define BCHP_RAAGA_DSP_FW_CFG_REG_START 0x00c23000
#define BCHP_RAAGA_DSP_FW_CFG_REG_END 0x00c2357c
#define BCHP_RAAGA_DSP_MEM_SUBSYSTEM_REG_START 0x00c30000
#define BCHP_RAAGA_DSP_MEM_SUBSYSTEM_REG_END 0x00c3bffc
#define BCHP_AIO_MISC_REG_START 0x00c80000
#define BCHP_AIO_MISC_REG_END 0x00c80010
#define BCHP_AIO_INTH_REG_START 0x00c80100
#define BCHP_AIO_INTH_REG_END 0x00c8012c
#define BCHP_AIO_INTD0_REG_START 0x00c80200
#define BCHP_AIO_INTD0_REG_END 0x00c80214
#define BCHP_AUD_FMM_MISC_REG_START 0x00c80400
#define BCHP_AUD_FMM_MISC_REG_END 0x00c8050c
#define BCHP_AUD_FMM_BF_CTRL_REG_START 0x00c90000
#define BCHP_AUD_FMM_BF_CTRL_REG_END 0x00c90d3c
#define BCHP_AUD_FMM_BF_ESR0_H_REG_START 0x00c91000
#define BCHP_AUD_FMM_BF_ESR0_H_REG_END 0x00c91014
#define BCHP_AUD_FMM_BF_ESR1_H_REG_START 0x00c91020
#define BCHP_AUD_FMM_BF_ESR1_H_REG_END 0x00c91034
#define BCHP_AUD_FMM_BF_ESR2_H_REG_START 0x00c91040
#define BCHP_AUD_FMM_BF_ESR2_H_REG_END 0x00c91054
#define BCHP_AUD_FMM_BF_ESR0_D0_REG_START 0x00c91100
#define BCHP_AUD_FMM_BF_ESR0_D0_REG_END 0x00c91114
#define BCHP_AUD_FMM_BF_ESR1_D0_REG_START 0x00c91120
#define BCHP_AUD_FMM_BF_ESR1_D0_REG_END 0x00c91134
#define BCHP_AUD_FMM_BF_ESR2_D0_REG_START 0x00c91140
#define BCHP_AUD_FMM_BF_ESR2_D0_REG_END 0x00c91154
#define BCHP_AUD_FMM_SRC_CTRL0_REG_START 0x00c92000
#define BCHP_AUD_FMM_SRC_CTRL0_REG_END 0x00c92bfc
#define BCHP_AUD_FMM_SRC_ESR0_REG_START 0x00c93000
#define BCHP_AUD_FMM_SRC_ESR0_REG_END 0x00c93014
#define BCHP_AUD_FMM_DP_CTRL0_REG_START 0x00c94000
#define BCHP_AUD_FMM_DP_CTRL0_REG_END 0x00c9612c
#define BCHP_AUD_FMM_DP_ESR0_H0_REG_START 0x00c97c00
#define BCHP_AUD_FMM_DP_ESR0_H0_REG_END 0x00c97c14
#define BCHP_AUD_FMM_DP_ESR1_H0_REG_START 0x00c97c40
#define BCHP_AUD_FMM_DP_ESR1_H0_REG_END 0x00c97c54
#define BCHP_AUD_FMM_DP_ESR0_D00_REG_START 0x00c97c80
#define BCHP_AUD_FMM_DP_ESR0_D00_REG_END 0x00c97c94
#define BCHP_AUD_FMM_DP_ESR1_D00_REG_START 0x00c97cc0
#define BCHP_AUD_FMM_DP_ESR1_D00_REG_END 0x00c97cd4
#define BCHP_AUD_FMM_IOP_CTRL_REG_START 0x00c98000
#define BCHP_AUD_FMM_IOP_CTRL_REG_END 0x00c98148
#define BCHP_AUD_FMM_IOP_ESR_REG_START 0x00c98400
#define BCHP_AUD_FMM_IOP_ESR_REG_END 0x00c98414
#define BCHP_SPDIF_RCVR_CTRL_REG_START 0x00c99000
#define BCHP_SPDIF_RCVR_CTRL_REG_END 0x00c9907c
#define BCHP_SPDIF_RCVR_ESR_REG_START 0x00c99400
#define BCHP_SPDIF_RCVR_ESR_REG_END 0x00c99414
#define BCHP_HDMI_RCVR_CTRL_REG_START 0x00c99800
#define BCHP_HDMI_RCVR_CTRL_REG_END 0x00c9987c
#define BCHP_HDMI_RCVR_ESR_REG_START 0x00c99c00
#define BCHP_HDMI_RCVR_ESR_REG_END 0x00c99c14
#define BCHP_AUD_FMM_OP_CTRL_REG_START 0x00c9a000
#define BCHP_AUD_FMM_OP_CTRL_REG_END 0x00c9a1fc
#define BCHP_AUD_FMM_OP_ESR_REG_START 0x00c9a400
#define BCHP_AUD_FMM_OP_ESR_REG_END 0x00c9a414
#define BCHP_AUD_FMM_OP_MCLKGEN_REG_START 0x00c9a500
#define BCHP_AUD_FMM_OP_MCLKGEN_REG_END 0x00c9a564
#define BCHP_AUD_FMM_PLL0_REG_START 0x00c9a800
#define BCHP_AUD_FMM_PLL0_REG_END 0x00c9a834
#define BCHP_AUD_FMM_PLL1_REG_START 0x00c9a900
#define BCHP_AUD_FMM_PLL1_REG_END 0x00c9a934
#define BCHP_AUD_FMM_PLL2_REG_START 0x00c9aa00
#define BCHP_AUD_FMM_PLL2_REG_END 0x00c9aa34
#define BCHP_HIFIDAC_CTRL0_REG_START 0x00c9b000
#define BCHP_HIFIDAC_CTRL0_REG_END 0x00c9b1fc
#define BCHP_HIFIDAC_RM0_REG_START 0x00c9b200
#define BCHP_HIFIDAC_RM0_REG_END 0x00c9b224
#define BCHP_HIFIDAC_ESR0_REG_START 0x00c9b300
#define BCHP_HIFIDAC_ESR0_REG_END 0x00c9b314
#define BCHP_HIFIDAC_CTRL1_REG_START 0x00c9b400
#define BCHP_HIFIDAC_CTRL1_REG_END 0x00c9b5fc
#define BCHP_HIFIDAC_RM1_REG_START 0x00c9b600
#define BCHP_HIFIDAC_RM1_REG_END 0x00c9b624
#define BCHP_HIFIDAC_ESR1_REG_START 0x00c9b700
#define BCHP_HIFIDAC_ESR1_REG_END 0x00c9b714
#define BCHP_AUD_FMM_MS_CTRL_REG_START 0x00c9c000
#define BCHP_AUD_FMM_MS_CTRL_REG_END 0x00c9dbfc
#define BCHP_AUD_FMM_MS_ESR_REG_START 0x00c9e000
#define BCHP_AUD_FMM_MS_ESR_REG_END 0x00c9e014
#define BCHP_RAAGA_DSP_RGR_1_REG_START 0x00d00000
#define BCHP_RAAGA_DSP_RGR_1_REG_END 0x00d00008
#define BCHP_RAAGA_DSP_MISC_1_REG_START 0x00d20000
#define BCHP_RAAGA_DSP_MISC_1_REG_END 0x00d2044c
#define BCHP_RAAGA_DSP_TIMERS_1_REG_START 0x00d21000
#define BCHP_RAAGA_DSP_TIMERS_1_REG_END 0x00d21058
#define BCHP_RAAGA_DSP_PERI_DBG_CTRL_1_REG_START 0x00d21080
#define BCHP_RAAGA_DSP_PERI_DBG_CTRL_1_REG_END 0x00d2109c
#define BCHP_RAAGA_DSP_PERI_SW_1_REG_START 0x00d21100
#define BCHP_RAAGA_DSP_PERI_SW_1_REG_END 0x00d21154
#define BCHP_RAAGA_DSP_DMA_1_REG_START 0x00d21400
#define BCHP_RAAGA_DSP_DMA_1_REG_END 0x00d21664
#define BCHP_RAAGA_DSP_ESR_SI_1_REG_START 0x00d22000
#define BCHP_RAAGA_DSP_ESR_SI_1_REG_END 0x00d22014
#define BCHP_RAAGA_DSP_INTH_1_REG_START 0x00d22200
#define BCHP_RAAGA_DSP_INTH_1_REG_END 0x00d2222c
#define BCHP_RAAGA_DSP_FW_INTH_1_REG_START 0x00d22400
#define BCHP_RAAGA_DSP_FW_INTH_1_REG_END 0x00d2242c
#define BCHP_RAAGA_DSP_FW_CFG_1_REG_START 0x00d23000
#define BCHP_RAAGA_DSP_FW_CFG_1_REG_END 0x00d2357c
#define BCHP_RAAGA_DSP_MEM_SUBSYSTEM_1_REG_START 0x00d30000
#define BCHP_RAAGA_DSP_MEM_SUBSYSTEM_1_REG_END 0x00d3bffc
#define BCHP_DATA_MEM_REG_START 0x00e00000
#define BCHP_DATA_MEM_REG_END 0x00e47ffc
#define BCHP_CNTL_MEM_REG_START 0x00f20000
#define BCHP_CNTL_MEM_REG_END 0x00f67ffc
#define BCHP_DMA_AHB_ECL_CMD_SCH0_REG_START 0x00fc0000
#define BCHP_DMA_AHB_ECL_CMD_SCH0_REG_END 0x00fc0000
#define BCHP_DMA_AHB_ECL_CMD_SCH1_REG_START 0x00fc0010
#define BCHP_DMA_AHB_ECL_CMD_SCH1_REG_END 0x00fc0010
#define BCHP_DMA_AHB_ECL_CMD_SCH2_REG_START 0x00fc0020
#define BCHP_DMA_AHB_ECL_CMD_SCH2_REG_END 0x00fc0020
#define BCHP_DMA_AHB_ECL_CMD_SCH3_REG_START 0x00fc0030
#define BCHP_DMA_AHB_ECL_CMD_SCH3_REG_END 0x00fc0030
#define BCHP_DMA_AHB_ECL_CMD_SCH4_REG_START 0x00fc0040
#define BCHP_DMA_AHB_ECL_CMD_SCH4_REG_END 0x00fc0040
#define BCHP_DMA_AHB_ECL_CMD_SCH5_REG_START 0x00fc0050
#define BCHP_DMA_AHB_ECL_CMD_SCH5_REG_END 0x00fc0050
#define BCHP_DMA_AHB_ECL_CMD_SCH6_REG_START 0x00fc0060
#define BCHP_DMA_AHB_ECL_CMD_SCH6_REG_END 0x00fc0060
#define BCHP_DMA_AHB_ECL_CMD_SCH7_REG_START 0x00fc0070
#define BCHP_DMA_AHB_ECL_CMD_SCH7_REG_END 0x00fc0070
#define BCHP_DMA_AHB_ECL_CMD_SCH8_REG_START 0x00fc0080
#define BCHP_DMA_AHB_ECL_CMD_SCH8_REG_END 0x00fc0080
#define BCHP_DMA_AHB_ECL_CMD_SCH9_REG_START 0x00fc0090
#define BCHP_DMA_AHB_ECL_CMD_SCH9_REG_END 0x00fc0090
#define BCHP_DMA_AHB_ECL_CMD_SCH10_REG_START 0x00fc00a0
#define BCHP_DMA_AHB_ECL_CMD_SCH10_REG_END 0x00fc00a0
#define BCHP_DMA_AHB_ECL_CMD_SCH11_REG_START 0x00fc00b0
#define BCHP_DMA_AHB_ECL_CMD_SCH11_REG_END 0x00fc00b0
#define BCHP_DMA_AHB_ECL_CMD_SCH12_REG_START 0x00fc00c0
#define BCHP_DMA_AHB_ECL_CMD_SCH12_REG_END 0x00fc00c0
#define BCHP_DMA_AHB_ECL_CMD_SCH13_REG_START 0x00fc00d0
#define BCHP_DMA_AHB_ECL_CMD_SCH13_REG_END 0x00fc00d0
#define BCHP_DMA_AHB_ECL_CMD_SCH14_REG_START 0x00fc00e0
#define BCHP_DMA_AHB_ECL_CMD_SCH14_REG_END 0x00fc00e0
#define BCHP_DMA_AHB_ECL_CMD_SCH15_REG_START 0x00fc00f0
#define BCHP_DMA_AHB_ECL_CMD_SCH15_REG_END 0x00fc00f0
#define BCHP_DMA_AHB_ECL_CMD_SCH16_REG_START 0x00fc0100
#define BCHP_DMA_AHB_ECL_CMD_SCH16_REG_END 0x00fc0100
#define BCHP_DMA_AHB_ECL_CMD_SCH17_REG_START 0x00fc0110
#define BCHP_DMA_AHB_ECL_CMD_SCH17_REG_END 0x00fc0110
#define BCHP_DMA_AHB_ECL_CMD_SCH18_REG_START 0x00fc0120
#define BCHP_DMA_AHB_ECL_CMD_SCH18_REG_END 0x00fc0120
#define BCHP_DMA_AHB_ECL_CMD_SCH19_REG_START 0x00fc0130
#define BCHP_DMA_AHB_ECL_CMD_SCH19_REG_END 0x00fc0130
#define BCHP_DMA_AHB_ECL_CMD_RX_REG_START 0x00fc0800
#define BCHP_DMA_AHB_ECL_CMD_RX_REG_END 0x00fc0800
#define BCHP_DMA_AHB_CMD_RX_SCH0_REG_START 0x00fc4000
#define BCHP_DMA_AHB_CMD_RX_SCH0_REG_END 0x00fc4000
#define BCHP_DMA_AHB_CMD_RX_SCH1_REG_START 0x00fc4010
#define BCHP_DMA_AHB_CMD_RX_SCH1_REG_END 0x00fc4010
#define BCHP_DMA_AHB_CMD_RX_SCH2_REG_START 0x00fc4020
#define BCHP_DMA_AHB_CMD_RX_SCH2_REG_END 0x00fc4020
#define BCHP_DMA_AHB_CMD_RX_SCH3_REG_START 0x00fc4030
#define BCHP_DMA_AHB_CMD_RX_SCH3_REG_END 0x00fc4030
#define BCHP_DMA_AHB_CMD_RX_SCH4_REG_START 0x00fc4040
#define BCHP_DMA_AHB_CMD_RX_SCH4_REG_END 0x00fc4040
#define BCHP_DMA_AHB_CMD_RX_SCH5_REG_START 0x00fc4050
#define BCHP_DMA_AHB_CMD_RX_SCH5_REG_END 0x00fc4050
#define BCHP_DMA_AHB_CMD_RX_SCH6_REG_START 0x00fc4060
#define BCHP_DMA_AHB_CMD_RX_SCH6_REG_END 0x00fc4060
#define BCHP_DMA_AHB_CMD_RX_SCH7_REG_START 0x00fc4070
#define BCHP_DMA_AHB_CMD_RX_SCH7_REG_END 0x00fc4070
#define BCHP_DMA_AHB_CMD_RX_SCH8_REG_START 0x00fc4080
#define BCHP_DMA_AHB_CMD_RX_SCH8_REG_END 0x00fc4080
#define BCHP_DMA_AHB_CMD_RX_SCH9_REG_START 0x00fc4090
#define BCHP_DMA_AHB_CMD_RX_SCH9_REG_END 0x00fc4090
#define BCHP_DMA_AHB_CMD_RX_SCH10_REG_START 0x00fc40a0
#define BCHP_DMA_AHB_CMD_RX_SCH10_REG_END 0x00fc40a0
#define BCHP_DMA_AHB_CMD_RX_SCH11_REG_START 0x00fc40b0
#define BCHP_DMA_AHB_CMD_RX_SCH11_REG_END 0x00fc40b0
#define BCHP_DMA_AHB_CMD_RX_SCH12_REG_START 0x00fc40c0
#define BCHP_DMA_AHB_CMD_RX_SCH12_REG_END 0x00fc40c0
#define BCHP_DMA_AHB_CMD_RX_SCH13_REG_START 0x00fc40d0
#define BCHP_DMA_AHB_CMD_RX_SCH13_REG_END 0x00fc40d0
#define BCHP_DMA_AHB_CMD_RX_SCH14_REG_START 0x00fc40e0
#define BCHP_DMA_AHB_CMD_RX_SCH14_REG_END 0x00fc40e0
#define BCHP_DMA_AHB_CMD_RX_SCH15_REG_START 0x00fc40f0
#define BCHP_DMA_AHB_CMD_RX_SCH15_REG_END 0x00fc40f0
#define BCHP_DMA_AHB_CMD_RX_SCH16_REG_START 0x00fc4100
#define BCHP_DMA_AHB_CMD_RX_SCH16_REG_END 0x00fc4100
#define BCHP_DMA_AHB_CMD_RX_SCH17_REG_START 0x00fc4110
#define BCHP_DMA_AHB_CMD_RX_SCH17_REG_END 0x00fc4110
#define BCHP_DMA_AHB_CMD_RX_SCH18_REG_START 0x00fc4120
#define BCHP_DMA_AHB_CMD_RX_SCH18_REG_END 0x00fc4120
#define BCHP_DMA_AHB_CMD_RX_SCH19_REG_START 0x00fc4130
#define BCHP_DMA_AHB_CMD_RX_SCH19_REG_END 0x00fc4130
#define BCHP_DMA_AHB_CMD_RES0_SCH0_REG_START 0x00fc4200
#define BCHP_DMA_AHB_CMD_RES0_SCH0_REG_END 0x00fc4200
#define BCHP_DMA_AHB_CMD_RES0_SCH1_REG_START 0x00fc4210
#define BCHP_DMA_AHB_CMD_RES0_SCH1_REG_END 0x00fc4210
#define BCHP_DMA_AHB_CMD_RES0_SCH2_REG_START 0x00fc4220
#define BCHP_DMA_AHB_CMD_RES0_SCH2_REG_END 0x00fc4220
#define BCHP_DMA_AHB_CMD_RES0_SCH3_REG_START 0x00fc4230
#define BCHP_DMA_AHB_CMD_RES0_SCH3_REG_END 0x00fc4230
#define BCHP_DMA_AHB_CMD_RES0_SCH4_REG_START 0x00fc4240
#define BCHP_DMA_AHB_CMD_RES0_SCH4_REG_END 0x00fc4240
#define BCHP_DMA_AHB_CMD_RES0_SCH5_REG_START 0x00fc4250
#define BCHP_DMA_AHB_CMD_RES0_SCH5_REG_END 0x00fc4250
#define BCHP_DMA_AHB_CMD_RES0_SCH6_REG_START 0x00fc4260
#define BCHP_DMA_AHB_CMD_RES0_SCH6_REG_END 0x00fc4260
#define BCHP_DMA_AHB_CMD_RES0_SCH7_REG_START 0x00fc4270
#define BCHP_DMA_AHB_CMD_RES0_SCH7_REG_END 0x00fc4270
#define BCHP_DMA_AHB_CMD_TX0_REG_START 0x00fc4800
#define BCHP_DMA_AHB_CMD_TX0_REG_END 0x00fc4800
#define BCHP_DMA_AHB_CMD_TX1_REG_START 0x00fc4a00
#define BCHP_DMA_AHB_CMD_TX1_REG_END 0x00fc4a00
#define BCHP_DMA_AHB_CMD_CONF0_REG_START 0x00fc4c00
#define BCHP_DMA_AHB_CMD_CONF0_REG_END 0x00fc4c00
#define BCHP_MAC_AHB_REG_START 0x00fc5000
#define BCHP_MAC_AHB_REG_END 0x00fc500c
#define BCHP_LLM_AHB_REG_START 0x00fc8000
#define BCHP_LLM_AHB_REG_END 0x00fc805c
#define BCHP_PHY_REG_START 0x00fe0000
#define BCHP_PHY_REG_END 0x00fe47fc
#define BCHP_ECL_REG_START 0x00fe8000
#define BCHP_ECL_REG_END 0x00fec93c
#define BCHP_DMA_IO2MEM_CH_ECL_TX_Global_REG_START 0x00fed000
#define BCHP_DMA_IO2MEM_CH_ECL_TX_Global_REG_END 0x00fed014
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH0_REG_START 0x00fed040
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH0_REG_END 0x00fed06c
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH1_REG_START 0x00fed080
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH1_REG_END 0x00fed0ac
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH2_REG_START 0x00fed0c0
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH2_REG_END 0x00fed0ec
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH3_REG_START 0x00fed100
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH3_REG_END 0x00fed12c
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH4_REG_START 0x00fed140
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH4_REG_END 0x00fed16c
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH5_REG_START 0x00fed180
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH5_REG_END 0x00fed1ac
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH6_REG_START 0x00fed1c0
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH6_REG_END 0x00fed1ec
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH7_REG_START 0x00fed200
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH7_REG_END 0x00fed22c
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH8_REG_START 0x00fed240
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH8_REG_END 0x00fed26c
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH9_REG_START 0x00fed280
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH9_REG_END 0x00fed2ac
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH10_REG_START 0x00fed2c0
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH10_REG_END 0x00fed2ec
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH11_REG_START 0x00fed300
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH11_REG_END 0x00fed32c
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH12_REG_START 0x00fed340
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH12_REG_END 0x00fed36c
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH13_REG_START 0x00fed380
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH13_REG_END 0x00fed3ac
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH14_REG_START 0x00fed3c0
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH14_REG_END 0x00fed3ec
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH15_REG_START 0x00fed400
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH15_REG_END 0x00fed42c
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH16_REG_START 0x00fed440
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH16_REG_END 0x00fed46c
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH17_REG_START 0x00fed480
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH17_REG_END 0x00fed4ac
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH18_REG_START 0x00fed4c0
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH18_REG_END 0x00fed4ec
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH19_REG_START 0x00fed500
#define BCHP_DMA_IO2MEM_SUBCH_ECL_TX_SUBCH19_REG_END 0x00fed52c
#define BCHP_DMA_MEM2IO_CH_ECL_RX_REG_START 0x00fed800
#define BCHP_DMA_MEM2IO_CH_ECL_RX_REG_END 0x00fed828
#define BCHP_GMII_REG_START 0x00fedc00
#define BCHP_GMII_REG_END 0x00fedc58
#define BCHP_MAC_APB_REG_START 0x00ff0000
#define BCHP_MAC_APB_REG_END 0x00ff14fc
#define BCHP_DMA_IO2MEM_CH_MAC_RX_Global_REG_START 0x00ff4000
#define BCHP_DMA_IO2MEM_CH_MAC_RX_Global_REG_END 0x00ff4014
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH0_REG_START 0x00ff4040
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH0_REG_END 0x00ff406c
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH1_REG_START 0x00ff4080
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH1_REG_END 0x00ff40ac
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH2_REG_START 0x00ff40c0
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH2_REG_END 0x00ff40ec
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH3_REG_START 0x00ff4100
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH3_REG_END 0x00ff412c
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH4_REG_START 0x00ff4140
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH4_REG_END 0x00ff416c
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH5_REG_START 0x00ff4180
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH5_REG_END 0x00ff41ac
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH6_REG_START 0x00ff41c0
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH6_REG_END 0x00ff41ec
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH7_REG_START 0x00ff4200
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH7_REG_END 0x00ff422c
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH8_REG_START 0x00ff4240
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH8_REG_END 0x00ff426c
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH9_REG_START 0x00ff4280
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH9_REG_END 0x00ff42ac
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH10_REG_START 0x00ff42c0
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH10_REG_END 0x00ff42ec
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH11_REG_START 0x00ff4300
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH11_REG_END 0x00ff432c
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH12_REG_START 0x00ff4340
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH12_REG_END 0x00ff436c
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH13_REG_START 0x00ff4380
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH13_REG_END 0x00ff43ac
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH14_REG_START 0x00ff43c0
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH14_REG_END 0x00ff43ec
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH15_REG_START 0x00ff4400
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH15_REG_END 0x00ff442c
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH16_REG_START 0x00ff4440
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH16_REG_END 0x00ff446c
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH17_REG_START 0x00ff4480
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH17_REG_END 0x00ff44ac
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH18_REG_START 0x00ff44c0
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH18_REG_END 0x00ff44ec
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH19_REG_START 0x00ff4500
#define BCHP_DMA_IO2MEM_SUBCH_MAC_RX_SUBCH19_REG_END 0x00ff452c
#define BCHP_DMA_IO2MEM_CH_PHY0_Global_REG_START 0x00ff4800
#define BCHP_DMA_IO2MEM_CH_PHY0_Global_REG_END 0x00ff4814
#define BCHP_DMA_IO2MEM_SUBCH_PHY0_SUBCH0_REG_START 0x00ff4840
#define BCHP_DMA_IO2MEM_SUBCH_PHY0_SUBCH0_REG_END 0x00ff486c
#define BCHP_DMA_IO2MEM_SUBCH_PHY0_SUBCH1_REG_START 0x00ff4880
#define BCHP_DMA_IO2MEM_SUBCH_PHY0_SUBCH1_REG_END 0x00ff48ac
#define BCHP_DMA_IO2MEM_SUBCH_PHY0_SUBCH2_REG_START 0x00ff48c0
#define BCHP_DMA_IO2MEM_SUBCH_PHY0_SUBCH2_REG_END 0x00ff48ec
#define BCHP_DMA_IO2MEM_SUBCH_PHY0_SUBCH3_REG_START 0x00ff4900
#define BCHP_DMA_IO2MEM_SUBCH_PHY0_SUBCH3_REG_END 0x00ff492c
#define BCHP_DMA_IO2MEM_SUBCH_PHY0_SUBCH4_REG_START 0x00ff4940
#define BCHP_DMA_IO2MEM_SUBCH_PHY0_SUBCH4_REG_END 0x00ff496c
#define BCHP_DMA_IO2MEM_SUBCH_PHY0_SUBCH5_REG_START 0x00ff4980
#define BCHP_DMA_IO2MEM_SUBCH_PHY0_SUBCH5_REG_END 0x00ff49ac
#define BCHP_DMA_IO2MEM_SUBCH_PHY0_SUBCH6_REG_START 0x00ff49c0
#define BCHP_DMA_IO2MEM_SUBCH_PHY0_SUBCH6_REG_END 0x00ff49ec
#define BCHP_DMA_IO2MEM_SUBCH_PHY0_SUBCH7_REG_START 0x00ff4a00
#define BCHP_DMA_IO2MEM_SUBCH_PHY0_SUBCH7_REG_END 0x00ff4a2c
#define BCHP_DMA_MEM2IO_CH_MAC_TX0_REG_START 0x00ff6000
#define BCHP_DMA_MEM2IO_CH_MAC_TX0_REG_END 0x00ff6028
#define BCHP_DMA_MEM2IO_CH_MAC_TX1_REG_START 0x00ff6400
#define BCHP_DMA_MEM2IO_CH_MAC_TX1_REG_END 0x00ff6428
#define BCHP_DMA_MEM2IO_CH_PHY0_CONFIG_REG_START 0x00ff6800
#define BCHP_DMA_MEM2IO_CH_PHY0_CONFIG_REG_END 0x00ff6828
#define BCHP_MOCA_INTC_L2_HI_REG_START 0x00ff8000
#define BCHP_MOCA_INTC_L2_HI_REG_END 0x00ff8584
#define BCHP_MOCA_INTC_L2_LO_REG_START 0x00ff8800
#define BCHP_MOCA_INTC_L2_LO_REG_END 0x00ff8d84
#define BCHP_LLM_APB_REG_START 0x00ffc000
#define BCHP_LLM_APB_REG_END 0x00ffd00c
#define BCHP_TRX_REG_START 0x00ffe000
#define BCHP_TRX_REG_END 0x00ffe0dc
#define BCHP_MOCA_TIMER_REG_START 0x00ffe400
#define BCHP_MOCA_TIMER_REG_END 0x00ffe4ec
#define BCHP_MOCA_GPIO_REG_START 0x00ffe800
#define BCHP_MOCA_GPIO_REG_END 0x00ffe818
#define BCHP_EXTRAS_REG_START 0x00ffec00
#define BCHP_EXTRAS_REG_END 0x00ffed18
#define BCHP_MOCA_HOSTM2M_REG_START 0x00fffc00
#define BCHP_MOCA_HOSTM2M_REG_END 0x00fffc0c
#define BCHP_AHB_M2M_DMA_REG_START 0x00fffc20
#define BCHP_AHB_M2M_DMA_REG_END 0x00fffc2c
#define BCHP_MOCA_L2_REG_START 0x00fffc40
#define BCHP_MOCA_L2_REG_END 0x00fffc6c
#define BCHP_MOCA_GR_BRIDGE_REG_START 0x00fffc80
#define BCHP_MOCA_GR_BRIDGE_REG_END 0x00fffc8c
#define BCHP_MOCA_PMB_INTF_REG_START 0x00fffcc0
#define BCHP_MOCA_PMB_INTF_REG_END 0x00fffccc
#define BCHP_MOCA_HOSTMISC_REG_START 0x00fffd00
#define BCHP_MOCA_HOSTMISC_REG_END 0x00fffd94
/***************************************************************************
*AUD_FMM_MS_CTRL
***************************************************************************/
/***************************************************************************
*ABSTRACT_01_MICRO_SEQUENCER_CONTROL - Process to initialize and enable microsequencer
***************************************************************************/
/* AUD_FMM_MS_CTRL :: ABSTRACT_01_MICRO_SEQUENCER_CONTROL :: NULL [31:00] */
#define BCHP_AUD_FMM_MS_CTRL_ABSTRACT_01_MICRO_SEQUENCER_CONTROL_NULL_MASK 0xffffffff
#define BCHP_AUD_FMM_MS_CTRL_ABSTRACT_01_MICRO_SEQUENCER_CONTROL_NULL_SHIFT 0
/***************************************************************************
*ABSTRACT_02_CHANNEL_STATUS - How to control channel status bits
***************************************************************************/
/* AUD_FMM_MS_CTRL :: ABSTRACT_02_CHANNEL_STATUS :: NULL [31:00] */
#define BCHP_AUD_FMM_MS_CTRL_ABSTRACT_02_CHANNEL_STATUS_NULL_MASK 0xffffffff
#define BCHP_AUD_FMM_MS_CTRL_ABSTRACT_02_CHANNEL_STATUS_NULL_SHIFT 0
/***************************************************************************
*AUD_FMM_OP_CTRL
***************************************************************************/
/***************************************************************************
*ABSTRACT_01_MULTICHANNEL_MAI - Transmitting 6- and 8-channel MAI
***************************************************************************/
/* AUD_FMM_OP_CTRL :: ABSTRACT_01_MULTICHANNEL_MAI :: MORE_INFORMATION [31:00] */
#define BCHP_AUD_FMM_OP_CTRL_ABSTRACT_01_MULTICHANNEL_MAI_MORE_INFORMATION_MASK 0xffffffff
#define BCHP_AUD_FMM_OP_CTRL_ABSTRACT_01_MULTICHANNEL_MAI_MORE_INFORMATION_SHIFT 0
/***************************************************************************
*BVN_MVFD_MFD
***************************************************************************/
/***************************************************************************
*DRAM_DATA_STRUCTURE - DRAM Data Structure
***************************************************************************/
/* BVN_MVFD_MFD :: DRAM_DATA_STRUCTURE :: DRAM_DATA_STRUCTURE [31:00] */
#define BCHP_BVN_MVFD_MFD_DRAM_DATA_STRUCTURE_DRAM_DATA_STRUCTURE_MASK 0xffffffff
#define BCHP_BVN_MVFD_MFD_DRAM_DATA_STRUCTURE_DRAM_DATA_STRUCTURE_SHIFT 0
/***************************************************************************
*BVN_MVFD_MFD1
***************************************************************************/
/***************************************************************************
*DRAM_DATA_STRUCTURE - DRAM Data Structure
***************************************************************************/
/* BVN_MVFD_MFD1 :: DRAM_DATA_STRUCTURE :: DRAM_DATA_STRUCTURE [31:00] */
#define BCHP_BVN_MVFD_MFD1_DRAM_DATA_STRUCTURE_DRAM_DATA_STRUCTURE_MASK 0xffffffff
#define BCHP_BVN_MVFD_MFD1_DRAM_DATA_STRUCTURE_DRAM_DATA_STRUCTURE_SHIFT 0
/***************************************************************************
*BVN_MVFD_VFD
***************************************************************************/
/***************************************************************************
*DRAM_DATA_STRUCTURE - DRAM Data Structure
***************************************************************************/
/* BVN_MVFD_VFD :: DRAM_DATA_STRUCTURE :: DRAM_DATA_STRUCTURE [31:00] */
#define BCHP_BVN_MVFD_VFD_DRAM_DATA_STRUCTURE_DRAM_DATA_STRUCTURE_MASK 0xffffffff
#define BCHP_BVN_MVFD_VFD_DRAM_DATA_STRUCTURE_DRAM_DATA_STRUCTURE_SHIFT 0
/***************************************************************************
*GFD
***************************************************************************/
/***************************************************************************
*DRAM_DATA_STRUCTURE - DRAM Data Structure
***************************************************************************/
/* GFD :: DRAM_DATA_STRUCTURE :: DRAM_DATA_STRUCTURE [31:00] */
#define BCHP_GFD_DRAM_DATA_STRUCTURE_DRAM_DATA_STRUCTURE_MASK 0xffffffff
#define BCHP_GFD_DRAM_DATA_STRUCTURE_DRAM_DATA_STRUCTURE_SHIFT 0
/***************************************************************************
*GFD_1
***************************************************************************/
/***************************************************************************
*DRAM_DATA_STRUCTURE - DRAM Data Structure
***************************************************************************/
/* GFD_1 :: DRAM_DATA_STRUCTURE :: DRAM_DATA_STRUCTURE [31:00] */
#define BCHP_GFD_1_DRAM_DATA_STRUCTURE_DRAM_DATA_STRUCTURE_MASK 0xffffffff
#define BCHP_GFD_1_DRAM_DATA_STRUCTURE_DRAM_DATA_STRUCTURE_SHIFT 0
/***************************************************************************
*HIFIDAC_CTRL
***************************************************************************/
/***************************************************************************
*ABSTRACT_01_COMING_OUT_OF_RESET - Process to come out of reset
***************************************************************************/
/* HIFIDAC_CTRL :: ABSTRACT_01_COMING_OUT_OF_RESET :: MORE_INFORMATION [31:00] */
#define BCHP_HIFIDAC_CTRL_ABSTRACT_01_COMING_OUT_OF_RESET_MORE_INFORMATION_MASK 0xffffffff
#define BCHP_HIFIDAC_CTRL_ABSTRACT_01_COMING_OUT_OF_RESET_MORE_INFORMATION_SHIFT 0
/***************************************************************************
*ABSTRACT_02_MUTE_USAGE - Mute usage
***************************************************************************/
/* HIFIDAC_CTRL :: ABSTRACT_02_MUTE_USAGE :: MORE_INFORMATION [31:00] */
#define BCHP_HIFIDAC_CTRL_ABSTRACT_02_MUTE_USAGE_MORE_INFORMATION_MASK 0xffffffff
#define BCHP_HIFIDAC_CTRL_ABSTRACT_02_MUTE_USAGE_MORE_INFORMATION_SHIFT 0
/***************************************************************************
*ABSTRACT_03_SAMPLE_RATE_CHANGE - Process to effect a sample rate change
***************************************************************************/
/* HIFIDAC_CTRL :: ABSTRACT_03_SAMPLE_RATE_CHANGE :: MORE_INFORMATION [31:00] */
#define BCHP_HIFIDAC_CTRL_ABSTRACT_03_SAMPLE_RATE_CHANGE_MORE_INFORMATION_MASK 0xffffffff
#define BCHP_HIFIDAC_CTRL_ABSTRACT_03_SAMPLE_RATE_CHANGE_MORE_INFORMATION_SHIFT 0
/***************************************************************************
*M2MC
***************************************************************************/
/***************************************************************************
*LIST_PACKET_ABSTRACT - Linked-List Packet Abstract
***************************************************************************/
/* M2MC :: LIST_PACKET_ABSTRACT :: PACKET_FORMAT [31:00] */
#define BCHP_M2MC_LIST_PACKET_ABSTRACT_PACKET_FORMAT_MASK 0xffffffff
#define BCHP_M2MC_LIST_PACKET_ABSTRACT_PACKET_FORMAT_SHIFT 0
/***************************************************************************
*LIST_PACKET_HEADER_0 - Linked-List Packet Header Word 0
***************************************************************************/
/* M2MC :: LIST_PACKET_HEADER_0 :: reserved0 [31:28] */
#define BCHP_M2MC_LIST_PACKET_HEADER_0_reserved0_MASK 0xf0000000
#define BCHP_M2MC_LIST_PACKET_HEADER_0_reserved0_SHIFT 28
/* M2MC :: LIST_PACKET_HEADER_0 :: NEXT_PKT_ADDR [27:05] */
#define BCHP_M2MC_LIST_PACKET_HEADER_0_NEXT_PKT_ADDR_MASK 0x0fffffe0
#define BCHP_M2MC_LIST_PACKET_HEADER_0_NEXT_PKT_ADDR_SHIFT 5
/* M2MC :: LIST_PACKET_HEADER_0 :: reserved1 [04:01] */
#define BCHP_M2MC_LIST_PACKET_HEADER_0_reserved1_MASK 0x0000001e
#define BCHP_M2MC_LIST_PACKET_HEADER_0_reserved1_SHIFT 1
/* M2MC :: LIST_PACKET_HEADER_0 :: LAST_PKT_IND [00:00] */
#define BCHP_M2MC_LIST_PACKET_HEADER_0_LAST_PKT_IND_MASK 0x00000001
#define BCHP_M2MC_LIST_PACKET_HEADER_0_LAST_PKT_IND_SHIFT 0
#define BCHP_M2MC_LIST_PACKET_HEADER_0_LAST_PKT_IND_NextPktValid 0
#define BCHP_M2MC_LIST_PACKET_HEADER_0_LAST_PKT_IND_NextPktInvalid 1
/***************************************************************************
*LIST_PACKET_HEADER_1 - Linked-List Packet Header Word 1
***************************************************************************/
/* M2MC :: LIST_PACKET_HEADER_1 :: reserved0 [31:15] */
#define BCHP_M2MC_LIST_PACKET_HEADER_1_reserved0_MASK 0xffff8000
#define BCHP_M2MC_LIST_PACKET_HEADER_1_reserved0_SHIFT 15
/* M2MC :: LIST_PACKET_HEADER_1 :: SRC_FEEDER_GRP_CNTRL [14:14] */
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SRC_FEEDER_GRP_CNTRL_MASK 0x00004000
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SRC_FEEDER_GRP_CNTRL_SHIFT 14
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SRC_FEEDER_GRP_CNTRL_GRP_ENABLE 1
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SRC_FEEDER_GRP_CNTRL_GRP_DISABLE 0
/* M2MC :: LIST_PACKET_HEADER_1 :: DST_FEEDER_GRP_CNTRL [13:13] */
#define BCHP_M2MC_LIST_PACKET_HEADER_1_DST_FEEDER_GRP_CNTRL_MASK 0x00002000
#define BCHP_M2MC_LIST_PACKET_HEADER_1_DST_FEEDER_GRP_CNTRL_SHIFT 13
#define BCHP_M2MC_LIST_PACKET_HEADER_1_DST_FEEDER_GRP_CNTRL_GRP_ENABLE 1
#define BCHP_M2MC_LIST_PACKET_HEADER_1_DST_FEEDER_GRP_CNTRL_GRP_DISABLE 0
/* M2MC :: LIST_PACKET_HEADER_1 :: OUTPUT_FEEDER_GRP_CNTRL [12:12] */
#define BCHP_M2MC_LIST_PACKET_HEADER_1_OUTPUT_FEEDER_GRP_CNTRL_MASK 0x00001000
#define BCHP_M2MC_LIST_PACKET_HEADER_1_OUTPUT_FEEDER_GRP_CNTRL_SHIFT 12
#define BCHP_M2MC_LIST_PACKET_HEADER_1_OUTPUT_FEEDER_GRP_CNTRL_GRP_ENABLE 1
#define BCHP_M2MC_LIST_PACKET_HEADER_1_OUTPUT_FEEDER_GRP_CNTRL_GRP_DISABLE 0
/* M2MC :: LIST_PACKET_HEADER_1 :: BLIT_GRP_CNTRL [11:11] */
#define BCHP_M2MC_LIST_PACKET_HEADER_1_BLIT_GRP_CNTRL_MASK 0x00000800
#define BCHP_M2MC_LIST_PACKET_HEADER_1_BLIT_GRP_CNTRL_SHIFT 11
#define BCHP_M2MC_LIST_PACKET_HEADER_1_BLIT_GRP_CNTRL_GRP_ENABLE 1
#define BCHP_M2MC_LIST_PACKET_HEADER_1_BLIT_GRP_CNTRL_GRP_DISABLE 0
/* M2MC :: LIST_PACKET_HEADER_1 :: SCALE_PARAM_GRP_CNTRL [10:10] */
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SCALE_PARAM_GRP_CNTRL_MASK 0x00000400
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SCALE_PARAM_GRP_CNTRL_SHIFT 10
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SCALE_PARAM_GRP_CNTRL_GRP_ENABLE 1
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SCALE_PARAM_GRP_CNTRL_GRP_DISABLE 0
/* M2MC :: LIST_PACKET_HEADER_1 :: BLEND_PARAM_GRP_CNTRL [09:09] */
#define BCHP_M2MC_LIST_PACKET_HEADER_1_BLEND_PARAM_GRP_CNTRL_MASK 0x00000200
#define BCHP_M2MC_LIST_PACKET_HEADER_1_BLEND_PARAM_GRP_CNTRL_SHIFT 9
#define BCHP_M2MC_LIST_PACKET_HEADER_1_BLEND_PARAM_GRP_CNTRL_GRP_ENABLE 1
#define BCHP_M2MC_LIST_PACKET_HEADER_1_BLEND_PARAM_GRP_CNTRL_GRP_DISABLE 0
/* M2MC :: LIST_PACKET_HEADER_1 :: ROP_GRP_CNTRL [08:08] */
#define BCHP_M2MC_LIST_PACKET_HEADER_1_ROP_GRP_CNTRL_MASK 0x00000100
#define BCHP_M2MC_LIST_PACKET_HEADER_1_ROP_GRP_CNTRL_SHIFT 8
#define BCHP_M2MC_LIST_PACKET_HEADER_1_ROP_GRP_CNTRL_GRP_ENABLE 1
#define BCHP_M2MC_LIST_PACKET_HEADER_1_ROP_GRP_CNTRL_GRP_DISABLE 0
/* M2MC :: LIST_PACKET_HEADER_1 :: SRC_COLOR_KEY_GRP_CNTRL [07:07] */
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SRC_COLOR_KEY_GRP_CNTRL_MASK 0x00000080
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SRC_COLOR_KEY_GRP_CNTRL_SHIFT 7
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SRC_COLOR_KEY_GRP_CNTRL_GRP_ENABLE 1
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SRC_COLOR_KEY_GRP_CNTRL_GRP_DISABLE 0
/* M2MC :: LIST_PACKET_HEADER_1 :: DST_COLOR_KEY_GRP_CNTRL [06:06] */
#define BCHP_M2MC_LIST_PACKET_HEADER_1_DST_COLOR_KEY_GRP_CNTRL_MASK 0x00000040
#define BCHP_M2MC_LIST_PACKET_HEADER_1_DST_COLOR_KEY_GRP_CNTRL_SHIFT 6
#define BCHP_M2MC_LIST_PACKET_HEADER_1_DST_COLOR_KEY_GRP_CNTRL_GRP_ENABLE 1
#define BCHP_M2MC_LIST_PACKET_HEADER_1_DST_COLOR_KEY_GRP_CNTRL_GRP_DISABLE 0
/* M2MC :: LIST_PACKET_HEADER_1 :: SCALE_COEF_GRP_CNTRL [05:05] */
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SCALE_COEF_GRP_CNTRL_MASK 0x00000020
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SCALE_COEF_GRP_CNTRL_SHIFT 5
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SCALE_COEF_GRP_CNTRL_GRP_ENABLE 1
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SCALE_COEF_GRP_CNTRL_GRP_DISABLE 0
/* M2MC :: LIST_PACKET_HEADER_1 :: SRC_COLOR_MATRIX_GRP_CNTRL [04:04] */
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SRC_COLOR_MATRIX_GRP_CNTRL_MASK 0x00000010
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SRC_COLOR_MATRIX_GRP_CNTRL_SHIFT 4
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SRC_COLOR_MATRIX_GRP_CNTRL_GRP_ENABLE 1
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SRC_COLOR_MATRIX_GRP_CNTRL_GRP_DISABLE 0
/* M2MC :: LIST_PACKET_HEADER_1 :: DST_COLOR_MATRIX_GRP_CNTRL [03:03] */
#define BCHP_M2MC_LIST_PACKET_HEADER_1_DST_COLOR_MATRIX_GRP_CNTRL_MASK 0x00000008
#define BCHP_M2MC_LIST_PACKET_HEADER_1_DST_COLOR_MATRIX_GRP_CNTRL_SHIFT 3
#define BCHP_M2MC_LIST_PACKET_HEADER_1_DST_COLOR_MATRIX_GRP_CNTRL_GRP_ENABLE 1
#define BCHP_M2MC_LIST_PACKET_HEADER_1_DST_COLOR_MATRIX_GRP_CNTRL_GRP_DISABLE 0
/* M2MC :: LIST_PACKET_HEADER_1 :: OUTPUT_COLOR_MATRIX_GRP_CNTRL [02:02] */
#define BCHP_M2MC_LIST_PACKET_HEADER_1_OUTPUT_COLOR_MATRIX_GRP_CNTRL_MASK 0x00000004
#define BCHP_M2MC_LIST_PACKET_HEADER_1_OUTPUT_COLOR_MATRIX_GRP_CNTRL_SHIFT 2
#define BCHP_M2MC_LIST_PACKET_HEADER_1_OUTPUT_COLOR_MATRIX_GRP_CNTRL_GRP_ENABLE 1
#define BCHP_M2MC_LIST_PACKET_HEADER_1_OUTPUT_COLOR_MATRIX_GRP_CNTRL_GRP_DISABLE 0
/* M2MC :: LIST_PACKET_HEADER_1 :: SRC_CLUT_GRP_CNTRL [01:01] */
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SRC_CLUT_GRP_CNTRL_MASK 0x00000002
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SRC_CLUT_GRP_CNTRL_SHIFT 1
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SRC_CLUT_GRP_CNTRL_GRP_ENABLE 1
#define BCHP_M2MC_LIST_PACKET_HEADER_1_SRC_CLUT_GRP_CNTRL_GRP_DISABLE 0
/* M2MC :: LIST_PACKET_HEADER_1 :: DST_CLUT_GRP_CNTRL [00:00] */
#define BCHP_M2MC_LIST_PACKET_HEADER_1_DST_CLUT_GRP_CNTRL_MASK 0x00000001
#define BCHP_M2MC_LIST_PACKET_HEADER_1_DST_CLUT_GRP_CNTRL_SHIFT 0
#define BCHP_M2MC_LIST_PACKET_HEADER_1_DST_CLUT_GRP_CNTRL_GRP_ENABLE 1
#define BCHP_M2MC_LIST_PACKET_HEADER_1_DST_CLUT_GRP_CNTRL_GRP_DISABLE 0
/***************************************************************************
*LIST_PKT_00_SRC_FEEDER_N - Linked-List Packet Word N for group SRC_FEEDER
***************************************************************************/
/* M2MC :: LIST_PKT_00_SRC_FEEDER_N :: REGISTER_CONTENTS [31:00] */
#define BCHP_M2MC_LIST_PKT_00_SRC_FEEDER_N_REGISTER_CONTENTS_MASK 0xffffffff
#define BCHP_M2MC_LIST_PKT_00_SRC_FEEDER_N_REGISTER_CONTENTS_SHIFT 0
/***************************************************************************
*LIST_PKT_01_DST_FEEDER_N - Linked-List Packet Word N for group DST_FEEDER
***************************************************************************/
/* M2MC :: LIST_PKT_01_DST_FEEDER_N :: REGISTER_CONTENTS [31:00] */
#define BCHP_M2MC_LIST_PKT_01_DST_FEEDER_N_REGISTER_CONTENTS_MASK 0xffffffff
#define BCHP_M2MC_LIST_PKT_01_DST_FEEDER_N_REGISTER_CONTENTS_SHIFT 0
/***************************************************************************
*LIST_PKT_02_OUTPUT_FEEDER_N - Linked-List Packet Word N for group OUTPUT_FEEDER
***************************************************************************/
/* M2MC :: LIST_PKT_02_OUTPUT_FEEDER_N :: REGISTER_CONTENTS [31:00] */
#define BCHP_M2MC_LIST_PKT_02_OUTPUT_FEEDER_N_REGISTER_CONTENTS_MASK 0xffffffff
#define BCHP_M2MC_LIST_PKT_02_OUTPUT_FEEDER_N_REGISTER_CONTENTS_SHIFT 0
/***************************************************************************
*LIST_PKT_03_BLIT_N - Linked-List Packet Word N for group BLIT
***************************************************************************/
/* M2MC :: LIST_PKT_03_BLIT_N :: REGISTER_CONTENTS [31:00] */
#define BCHP_M2MC_LIST_PKT_03_BLIT_N_REGISTER_CONTENTS_MASK 0xffffffff
#define BCHP_M2MC_LIST_PKT_03_BLIT_N_REGISTER_CONTENTS_SHIFT 0
/***************************************************************************
*LIST_PKT_04_SCALE_PARAM_N - Linked-List Packet Word N for group SCALE_PARAM
***************************************************************************/
/* M2MC :: LIST_PKT_04_SCALE_PARAM_N :: REGISTER_CONTENTS [31:00] */
#define BCHP_M2MC_LIST_PKT_04_SCALE_PARAM_N_REGISTER_CONTENTS_MASK 0xffffffff
#define BCHP_M2MC_LIST_PKT_04_SCALE_PARAM_N_REGISTER_CONTENTS_SHIFT 0
/***************************************************************************
*LIST_PKT_05_BLEND_PARAM_N - Linked-List Packet Word N for group BLEND_PARAM
***************************************************************************/
/* M2MC :: LIST_PKT_05_BLEND_PARAM_N :: REGISTER_CONTENTS [31:00] */
#define BCHP_M2MC_LIST_PKT_05_BLEND_PARAM_N_REGISTER_CONTENTS_MASK 0xffffffff
#define BCHP_M2MC_LIST_PKT_05_BLEND_PARAM_N_REGISTER_CONTENTS_SHIFT 0
/***************************************************************************
*LIST_PKT_06_ROP_N - Linked-List Packet Word N for group ROP
***************************************************************************/
/* M2MC :: LIST_PKT_06_ROP_N :: REGISTER_CONTENTS [31:00] */
#define BCHP_M2MC_LIST_PKT_06_ROP_N_REGISTER_CONTENTS_MASK 0xffffffff
#define BCHP_M2MC_LIST_PKT_06_ROP_N_REGISTER_CONTENTS_SHIFT 0
/***************************************************************************
*LIST_PKT_07_SRC_COLOR_KEY_N - Linked-List Packet Word N for group SRC_COLOR_KEY
***************************************************************************/
/* M2MC :: LIST_PKT_07_SRC_COLOR_KEY_N :: REGISTER_CONTENTS [31:00] */
#define BCHP_M2MC_LIST_PKT_07_SRC_COLOR_KEY_N_REGISTER_CONTENTS_MASK 0xffffffff
#define BCHP_M2MC_LIST_PKT_07_SRC_COLOR_KEY_N_REGISTER_CONTENTS_SHIFT 0
/***************************************************************************
*LIST_PKT_08_DST_COLOR_KEY_N - Linked-List Packet Word N for group DST_COLOR_KEY
***************************************************************************/
/* M2MC :: LIST_PKT_08_DST_COLOR_KEY_N :: REGISTER_CONTENTS [31:00] */
#define BCHP_M2MC_LIST_PKT_08_DST_COLOR_KEY_N_REGISTER_CONTENTS_MASK 0xffffffff
#define BCHP_M2MC_LIST_PKT_08_DST_COLOR_KEY_N_REGISTER_CONTENTS_SHIFT 0
/***************************************************************************
*LIST_PKT_09_SCALE_COEF_N - Linked-List Packet Word N for group SCALE_COEF
***************************************************************************/
/* M2MC :: LIST_PKT_09_SCALE_COEF_N :: REGISTER_CONTENTS [31:00] */
#define BCHP_M2MC_LIST_PKT_09_SCALE_COEF_N_REGISTER_CONTENTS_MASK 0xffffffff
#define BCHP_M2MC_LIST_PKT_09_SCALE_COEF_N_REGISTER_CONTENTS_SHIFT 0
/***************************************************************************
*LIST_PKT_10_SRC_COLOR_MATRIX_N - Linked-List Packet Word N for group SRC_COLOR_MATRIX
***************************************************************************/
/* M2MC :: LIST_PKT_10_SRC_COLOR_MATRIX_N :: REGISTER_CONTENTS [31:00] */
#define BCHP_M2MC_LIST_PKT_10_SRC_COLOR_MATRIX_N_REGISTER_CONTENTS_MASK 0xffffffff
#define BCHP_M2MC_LIST_PKT_10_SRC_COLOR_MATRIX_N_REGISTER_CONTENTS_SHIFT 0
/***************************************************************************
*LIST_PKT_11_DST_COLOR_MATRIX_N - Linked-List Packet Word N for group DST_COLOR_MATRIX
***************************************************************************/
/* M2MC :: LIST_PKT_11_DST_COLOR_MATRIX_N :: REGISTER_CONTENTS [31:00] */
#define BCHP_M2MC_LIST_PKT_11_DST_COLOR_MATRIX_N_REGISTER_CONTENTS_MASK 0xffffffff
#define BCHP_M2MC_LIST_PKT_11_DST_COLOR_MATRIX_N_REGISTER_CONTENTS_SHIFT 0
/***************************************************************************
*LIST_PKT_12_OUTPUT_COLOR_MATRIX_N - Linked-List Packet Word N for group OUTPUT_COLOR_MATRIX
***************************************************************************/
/* M2MC :: LIST_PKT_12_OUTPUT_COLOR_MATRIX_N :: REGISTER_CONTENTS [31:00] */
#define BCHP_M2MC_LIST_PKT_12_OUTPUT_COLOR_MATRIX_N_REGISTER_CONTENTS_MASK 0xffffffff
#define BCHP_M2MC_LIST_PKT_12_OUTPUT_COLOR_MATRIX_N_REGISTER_CONTENTS_SHIFT 0
/***************************************************************************
*LIST_PKT_13_SRC_CLUT - Linked-List Packet Word for group SRC_CLUT
***************************************************************************/
/* M2MC :: LIST_PKT_13_SRC_CLUT :: reserved0 [31:29] */
#define BCHP_M2MC_LIST_PKT_13_SRC_CLUT_reserved0_MASK 0xe0000000
#define BCHP_M2MC_LIST_PKT_13_SRC_CLUT_reserved0_SHIFT 29
/* M2MC :: LIST_PKT_13_SRC_CLUT :: REGISTER_CONTENTS [28:00] */
#define BCHP_M2MC_LIST_PKT_13_SRC_CLUT_REGISTER_CONTENTS_MASK 0x1fffffff
#define BCHP_M2MC_LIST_PKT_13_SRC_CLUT_REGISTER_CONTENTS_SHIFT 0
/***************************************************************************
*LIST_PKT_14_DST_CLUT - Linked-List Packet Word for group DST_CLUT
***************************************************************************/
/* M2MC :: LIST_PKT_14_DST_CLUT :: reserved0 [31:29] */
#define BCHP_M2MC_LIST_PKT_14_DST_CLUT_reserved0_MASK 0xe0000000
#define BCHP_M2MC_LIST_PKT_14_DST_CLUT_reserved0_SHIFT 29
/* M2MC :: LIST_PKT_14_DST_CLUT :: REGISTER_CONTENTS [28:00] */
#define BCHP_M2MC_LIST_PKT_14_DST_CLUT_REGISTER_CONTENTS_MASK 0x1fffffff
#define BCHP_M2MC_LIST_PKT_14_DST_CLUT_REGISTER_CONTENTS_SHIFT 0
/***************************************************************************
*TYPE_CLUT_COLOR_DATA - color data for color look up table
***************************************************************************/
/* M2MC :: TYPE_CLUT_COLOR_DATA :: ALPHA [31:24] */
#define BCHP_M2MC_TYPE_CLUT_COLOR_DATA_ALPHA_MASK 0xff000000
#define BCHP_M2MC_TYPE_CLUT_COLOR_DATA_ALPHA_SHIFT 24
/* M2MC :: TYPE_CLUT_COLOR_DATA :: RED [23:16] */
#define BCHP_M2MC_TYPE_CLUT_COLOR_DATA_RED_MASK 0x00ff0000
#define BCHP_M2MC_TYPE_CLUT_COLOR_DATA_RED_SHIFT 16
/* M2MC :: TYPE_CLUT_COLOR_DATA :: GREEN [15:08] */
#define BCHP_M2MC_TYPE_CLUT_COLOR_DATA_GREEN_MASK 0x0000ff00
#define BCHP_M2MC_TYPE_CLUT_COLOR_DATA_GREEN_SHIFT 8
/* M2MC :: TYPE_CLUT_COLOR_DATA :: BLUE [07:00] */
#define BCHP_M2MC_TYPE_CLUT_COLOR_DATA_BLUE_MASK 0x000000ff
#define BCHP_M2MC_TYPE_CLUT_COLOR_DATA_BLUE_SHIFT 0
/***************************************************************************
*MEM_DMA
***************************************************************************/
/***************************************************************************
*DESC_WORD0 - MEM DMA Descriptor Word 0
***************************************************************************/
/* MEM_DMA :: DESC_WORD0 :: READ_ADDR [31:00] */
#define BCHP_MEM_DMA_DESC_WORD0_READ_ADDR_MASK 0xffffffff
#define BCHP_MEM_DMA_DESC_WORD0_READ_ADDR_SHIFT 0
/***************************************************************************
*DESC_WORD1 - MEM DMA Descriptor Word 1
***************************************************************************/
/* MEM_DMA :: DESC_WORD1 :: WRITE_ADDR [31:00] */
#define BCHP_MEM_DMA_DESC_WORD1_WRITE_ADDR_MASK 0xffffffff
#define BCHP_MEM_DMA_DESC_WORD1_WRITE_ADDR_SHIFT 0
/***************************************************************************
*DESC_WORD2 - MEM DMA Descriptor Word 2
***************************************************************************/
/* MEM_DMA :: DESC_WORD2 :: INTR_ENABLE [31:31] */
#define BCHP_MEM_DMA_DESC_WORD2_INTR_ENABLE_MASK 0x80000000
#define BCHP_MEM_DMA_DESC_WORD2_INTR_ENABLE_SHIFT 31
/* MEM_DMA :: DESC_WORD2 :: LAST [30:30] */
#define BCHP_MEM_DMA_DESC_WORD2_LAST_MASK 0x40000000
#define BCHP_MEM_DMA_DESC_WORD2_LAST_SHIFT 30
/* MEM_DMA :: DESC_WORD2 :: AUTO_APPEND [29:29] */
#define BCHP_MEM_DMA_DESC_WORD2_AUTO_APPEND_MASK 0x20000000
#define BCHP_MEM_DMA_DESC_WORD2_AUTO_APPEND_SHIFT 29
/* MEM_DMA :: DESC_WORD2 :: reserved0 [28:25] */
#define BCHP_MEM_DMA_DESC_WORD2_reserved0_MASK 0x1e000000
#define BCHP_MEM_DMA_DESC_WORD2_reserved0_SHIFT 25
/* MEM_DMA :: DESC_WORD2 :: TRANSFER_SIZE [24:00] */
#define BCHP_MEM_DMA_DESC_WORD2_TRANSFER_SIZE_MASK 0x01ffffff
#define BCHP_MEM_DMA_DESC_WORD2_TRANSFER_SIZE_SHIFT 0
/***************************************************************************
*DESC_WORD3 - MEM DMA Descriptor Word 3
***************************************************************************/
/* MEM_DMA :: DESC_WORD3 :: NEXT_DESC_ADDR [31:05] */
#define BCHP_MEM_DMA_DESC_WORD3_NEXT_DESC_ADDR_MASK 0xffffffe0
#define BCHP_MEM_DMA_DESC_WORD3_NEXT_DESC_ADDR_SHIFT 5
/* MEM_DMA :: DESC_WORD3 :: reserved0 [04:03] */
#define BCHP_MEM_DMA_DESC_WORD3_reserved0_MASK 0x00000018
#define BCHP_MEM_DMA_DESC_WORD3_reserved0_SHIFT 3
/* MEM_DMA :: DESC_WORD3 :: READ_ENDIAN_MODE [02:02] */
#define BCHP_MEM_DMA_DESC_WORD3_READ_ENDIAN_MODE_MASK 0x00000004
#define BCHP_MEM_DMA_DESC_WORD3_READ_ENDIAN_MODE_SHIFT 2
#define BCHP_MEM_DMA_DESC_WORD3_READ_ENDIAN_MODE_BIG_ENDIAN 0
#define BCHP_MEM_DMA_DESC_WORD3_READ_ENDIAN_MODE_LITTLE_ENDIAN 1
/* MEM_DMA :: DESC_WORD3 :: WRITE_ENDIAN_XLATE_MODE [01:00] */
#define BCHP_MEM_DMA_DESC_WORD3_WRITE_ENDIAN_XLATE_MODE_MASK 0x00000003
#define BCHP_MEM_DMA_DESC_WORD3_WRITE_ENDIAN_XLATE_MODE_SHIFT 0
#define BCHP_MEM_DMA_DESC_WORD3_WRITE_ENDIAN_XLATE_MODE_WORD_ALIGNED 0
#define BCHP_MEM_DMA_DESC_WORD3_WRITE_ENDIAN_XLATE_MODE_HALF_WORD_ALIGNED 1
#define BCHP_MEM_DMA_DESC_WORD3_WRITE_ENDIAN_XLATE_MODE_BYTE_ALIGNED 2
#define BCHP_MEM_DMA_DESC_WORD3_WRITE_ENDIAN_XLATE_MODE_reserved 3
/***************************************************************************
*DESC_WORD4 - MEM DMA Descriptor Word 4
***************************************************************************/
/* MEM_DMA :: DESC_WORD4 :: reserved0 [31:16] */
#define BCHP_MEM_DMA_DESC_WORD4_reserved0_MASK 0xffff0000
#define BCHP_MEM_DMA_DESC_WORD4_reserved0_SHIFT 16
/* MEM_DMA :: DESC_WORD4 :: SCRAM_CTRL_RSV [15:14] */
#define BCHP_MEM_DMA_DESC_WORD4_SCRAM_CTRL_RSV_MASK 0x0000c000
#define BCHP_MEM_DMA_DESC_WORD4_SCRAM_CTRL_RSV_SHIFT 14
/* MEM_DMA :: DESC_WORD4 :: SG_SCRAM_END [13:13] */
#define BCHP_MEM_DMA_DESC_WORD4_SG_SCRAM_END_MASK 0x00002000
#define BCHP_MEM_DMA_DESC_WORD4_SG_SCRAM_END_SHIFT 13
/* MEM_DMA :: DESC_WORD4 :: SG_SCRAM_START [12:12] */
#define BCHP_MEM_DMA_DESC_WORD4_SG_SCRAM_START_MASK 0x00001000
#define BCHP_MEM_DMA_DESC_WORD4_SG_SCRAM_START_SHIFT 12
/* MEM_DMA :: DESC_WORD4 :: SG_ENABLE [11:11] */
#define BCHP_MEM_DMA_DESC_WORD4_SG_ENABLE_MASK 0x00000800
#define BCHP_MEM_DMA_DESC_WORD4_SG_ENABLE_SHIFT 11
/* MEM_DMA :: DESC_WORD4 :: ENC_DEC_INIT [10:10] */
#define BCHP_MEM_DMA_DESC_WORD4_ENC_DEC_INIT_MASK 0x00000400
#define BCHP_MEM_DMA_DESC_WORD4_ENC_DEC_INIT_SHIFT 10
/* MEM_DMA :: DESC_WORD4 :: MODE_SEL [09:08] */
#define BCHP_MEM_DMA_DESC_WORD4_MODE_SEL_MASK 0x00000300
#define BCHP_MEM_DMA_DESC_WORD4_MODE_SEL_SHIFT 8
/* MEM_DMA :: DESC_WORD4 :: KEY_SELECT [07:00] */
#define BCHP_MEM_DMA_DESC_WORD4_KEY_SELECT_MASK 0x000000ff
#define BCHP_MEM_DMA_DESC_WORD4_KEY_SELECT_SHIFT 0
/***************************************************************************
*DESC_WORD5 - MEM DMA Descriptor Word 5
***************************************************************************/
/* MEM_DMA :: DESC_WORD5 :: reserved0 [31:00] */
#define BCHP_MEM_DMA_DESC_WORD5_reserved0_MASK 0xffffffff
#define BCHP_MEM_DMA_DESC_WORD5_reserved0_SHIFT 0
/***************************************************************************
*DESC_WORD6 - MEM DMA Descriptor Word 6
***************************************************************************/
/* MEM_DMA :: DESC_WORD6 :: reserved0 [31:00] */
#define BCHP_MEM_DMA_DESC_WORD6_reserved0_MASK 0xffffffff
#define BCHP_MEM_DMA_DESC_WORD6_reserved0_SHIFT 0
/***************************************************************************
*DESC_WORD7 - MEM DMA Descriptor Word 7
***************************************************************************/
/* MEM_DMA :: DESC_WORD7 :: reserved0 [31:00] */
#define BCHP_MEM_DMA_DESC_WORD7_reserved0_MASK 0xffffffff
#define BCHP_MEM_DMA_DESC_WORD7_reserved0_SHIFT 0
/***************************************************************************
*PCIE_DMA
***************************************************************************/
/***************************************************************************
*DESC_WORD0 - PCIE DMA Descriptor Word 0
***************************************************************************/
/* PCIE_DMA :: DESC_WORD0 :: MEMORY_ADDRESS [31:02] */
#define BCHP_PCIE_DMA_DESC_WORD0_MEMORY_ADDRESS_MASK 0xfffffffc
#define BCHP_PCIE_DMA_DESC_WORD0_MEMORY_ADDRESS_SHIFT 2
/* PCIE_DMA :: DESC_WORD0 :: reserved0 [01:00] */
#define BCHP_PCIE_DMA_DESC_WORD0_reserved0_MASK 0x00000003
#define BCHP_PCIE_DMA_DESC_WORD0_reserved0_SHIFT 0
/***************************************************************************
*DESC_WORD1 - PCIE DMA Descriptor Word 1
***************************************************************************/
/* PCIE_DMA :: DESC_WORD1 :: PCIE_ADDRESS_LO [31:02] */
#define BCHP_PCIE_DMA_DESC_WORD1_PCIE_ADDRESS_LO_MASK 0xfffffffc
#define BCHP_PCIE_DMA_DESC_WORD1_PCIE_ADDRESS_LO_SHIFT 2
/* PCIE_DMA :: DESC_WORD1 :: reserved0 [01:00] */
#define BCHP_PCIE_DMA_DESC_WORD1_reserved0_MASK 0x00000003
#define BCHP_PCIE_DMA_DESC_WORD1_reserved0_SHIFT 0
/***************************************************************************
*DESC_WORD2 - PCIE DMA Descriptor Word 2
***************************************************************************/
/* PCIE_DMA :: DESC_WORD2 :: PCIE_ADDRESS_HI [31:00] */
#define BCHP_PCIE_DMA_DESC_WORD2_PCIE_ADDRESS_HI_MASK 0xffffffff
#define BCHP_PCIE_DMA_DESC_WORD2_PCIE_ADDRESS_HI_SHIFT 0
/***************************************************************************
*DESC_WORD3 - PCIE DMA Descriptor Word 3
***************************************************************************/
/* PCIE_DMA :: DESC_WORD3 :: INTERRUPT_ENABLE [31:31] */
#define BCHP_PCIE_DMA_DESC_WORD3_INTERRUPT_ENABLE_MASK 0x80000000
#define BCHP_PCIE_DMA_DESC_WORD3_INTERRUPT_ENABLE_SHIFT 31
/* PCIE_DMA :: DESC_WORD3 :: reserved0 [30:25] */
#define BCHP_PCIE_DMA_DESC_WORD3_reserved0_MASK 0x7e000000
#define BCHP_PCIE_DMA_DESC_WORD3_reserved0_SHIFT 25
/* PCIE_DMA :: DESC_WORD3 :: DMA_TRANSFER_SIZE [24:02] */
#define BCHP_PCIE_DMA_DESC_WORD3_DMA_TRANSFER_SIZE_MASK 0x01fffffc
#define BCHP_PCIE_DMA_DESC_WORD3_DMA_TRANSFER_SIZE_SHIFT 2
/* PCIE_DMA :: DESC_WORD3 :: reserved1 [01:00] */
#define BCHP_PCIE_DMA_DESC_WORD3_reserved1_MASK 0x00000003
#define BCHP_PCIE_DMA_DESC_WORD3_reserved1_SHIFT 0
/***************************************************************************
*DESC_WORD4 - PCIE DMA Descriptor Word 4
***************************************************************************/
/* PCIE_DMA :: DESC_WORD4 :: LAST_RECORD_INDICATOR [31:31] */
#define BCHP_PCIE_DMA_DESC_WORD4_LAST_RECORD_INDICATOR_MASK 0x80000000
#define BCHP_PCIE_DMA_DESC_WORD4_LAST_RECORD_INDICATOR_SHIFT 31
/* PCIE_DMA :: DESC_WORD4 :: DMA_DIRECTION [30:30] */
#define BCHP_PCIE_DMA_DESC_WORD4_DMA_DIRECTION_MASK 0x40000000
#define BCHP_PCIE_DMA_DESC_WORD4_DMA_DIRECTION_SHIFT 30
#define BCHP_PCIE_DMA_DESC_WORD4_DMA_DIRECTION_PCIE_TO_MEMORY 1
#define BCHP_PCIE_DMA_DESC_WORD4_DMA_DIRECTION_MEMORY_TO_PCIE 0
/* PCIE_DMA :: DESC_WORD4 :: reserved0 [29:03] */
#define BCHP_PCIE_DMA_DESC_WORD4_reserved0_MASK 0x3ffffff8
#define BCHP_PCIE_DMA_DESC_WORD4_reserved0_SHIFT 3
/* PCIE_DMA :: DESC_WORD4 :: DESC_CONTIGUOUS [02:02] */
#define BCHP_PCIE_DMA_DESC_WORD4_DESC_CONTIGUOUS_MASK 0x00000004
#define BCHP_PCIE_DMA_DESC_WORD4_DESC_CONTIGUOUS_SHIFT 2
/* PCIE_DMA :: DESC_WORD4 :: ENDIAN_XLATE_MODE [01:00] */
#define BCHP_PCIE_DMA_DESC_WORD4_ENDIAN_XLATE_MODE_MASK 0x00000003
#define BCHP_PCIE_DMA_DESC_WORD4_ENDIAN_XLATE_MODE_SHIFT 0
#define BCHP_PCIE_DMA_DESC_WORD4_ENDIAN_XLATE_MODE_NO_SWAP 0
#define BCHP_PCIE_DMA_DESC_WORD4_ENDIAN_XLATE_MODE_SWAP_16_IN_32 1
#define BCHP_PCIE_DMA_DESC_WORD4_ENDIAN_XLATE_MODE_SWAP_32 2
#define BCHP_PCIE_DMA_DESC_WORD4_ENDIAN_XLATE_MODE_reserved 3
/***************************************************************************
*DESC_WORD5 - PCIE DMA Descriptor Word 5
***************************************************************************/
/* PCIE_DMA :: DESC_WORD5 :: NEXT_DESC_ADDRESS_LO [31:05] */
#define BCHP_PCIE_DMA_DESC_WORD5_NEXT_DESC_ADDRESS_LO_MASK 0xffffffe0
#define BCHP_PCIE_DMA_DESC_WORD5_NEXT_DESC_ADDRESS_LO_SHIFT 5
/* PCIE_DMA :: DESC_WORD5 :: reserved0 [04:00] */
#define BCHP_PCIE_DMA_DESC_WORD5_reserved0_MASK 0x0000001f
#define BCHP_PCIE_DMA_DESC_WORD5_reserved0_SHIFT 0
/***************************************************************************
*DESC_WORD6 - PCIE DMA Descriptor Word 6
***************************************************************************/
/* PCIE_DMA :: DESC_WORD6 :: NEXT_DESC_ADDRESS_HI [31:00] */
#define BCHP_PCIE_DMA_DESC_WORD6_NEXT_DESC_ADDRESS_HI_MASK 0xffffffff
#define BCHP_PCIE_DMA_DESC_WORD6_NEXT_DESC_ADDRESS_HI_SHIFT 0
/***************************************************************************
*DESC_WORD7 - PCIE DMA Descriptor Word 7
***************************************************************************/
/* PCIE_DMA :: DESC_WORD7 :: reserved0 [31:00] */
#define BCHP_PCIE_DMA_DESC_WORD7_reserved0_MASK 0xffffffff
#define BCHP_PCIE_DMA_DESC_WORD7_reserved0_SHIFT 0
/***************************************************************************
*RAAGA_REGSET_DSP_CFG
***************************************************************************/
/***************************************************************************
*AAC_UPS_WORD_00 - AAC User Parameters Structure Word 0 - XPT_FORMAT
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AAC_UPS_WORD_00 :: XPT_FORMAT [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AAC_UPS_WORD_00_XPT_FORMAT_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AAC_UPS_WORD_00_XPT_FORMAT_SHIFT 0
/***************************************************************************
*AAC_UPS_WORD_01 - AAC User Parameters Structure Word 1 - DRC_GAIN_CONTROL_COMPRESS
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AAC_UPS_WORD_01 :: DRC_GAIN_CONTROL_COMPRESS [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AAC_UPS_WORD_01_DRC_GAIN_CONTROL_COMPRESS_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AAC_UPS_WORD_01_DRC_GAIN_CONTROL_COMPRESS_SHIFT 0
/***************************************************************************
*AAC_UPS_WORD_02 - AAC User Parameters Structure Word 2 - DRC_GAIN_CONTROL_BOOST
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AAC_UPS_WORD_02 :: DRC_GAIN_CONTROL_BOOST [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AAC_UPS_WORD_02_DRC_GAIN_CONTROL_BOOST_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AAC_UPS_WORD_02_DRC_GAIN_CONTROL_BOOST_SHIFT 0
/***************************************************************************
*AAC_UPS_WORD_03 - AAC User Parameters Structure Word 3 - DRC_TARGET_LEVEL
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AAC_UPS_WORD_03 :: DRC_TARGET_LEVEL [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AAC_UPS_WORD_03_DRC_TARGET_LEVEL_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AAC_UPS_WORD_03_DRC_TARGET_LEVEL_SHIFT 0
/***************************************************************************
*AAC_UPS_WORD_04 - AAC User Parameters Structure Word 4 - DOWNMIX_TYPE
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AAC_UPS_WORD_04 :: DOWNMIX_TYPE [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AAC_UPS_WORD_04_DOWNMIX_TYPE_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AAC_UPS_WORD_04_DOWNMIX_TYPE_SHIFT 0
/***************************************************************************
*AAC_UPS_WORD_05 - AAC User Parameters Structure Word 5 - OUTMODE
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AAC_UPS_WORD_05 :: OUTMODE [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AAC_UPS_WORD_05_OUTMODE_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AAC_UPS_WORD_05_OUTMODE_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AAC_UPS_WORD_05_OUTMODE_Stereo 2
#define BCHP_RAAGA_REGSET_DSP_CFG_AAC_UPS_WORD_05_OUTMODE_Mono 1
/***************************************************************************
*AAC_UPS_WORD_06 - AAC User Parameters Structure Word 6 - DUALMODE
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AAC_UPS_WORD_06 :: DUALMODE [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AAC_UPS_WORD_06_DUALMODE_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AAC_UPS_WORD_06_DUALMODE_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AAC_UPS_WORD_06_DUALMODE_Left_mono 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AAC_UPS_WORD_06_DUALMODE_Right_mono 1
#define BCHP_RAAGA_REGSET_DSP_CFG_AAC_UPS_WORD_06_DUALMODE_Dual_stereo 2
#define BCHP_RAAGA_REGSET_DSP_CFG_AAC_UPS_WORD_06_DUALMODE_Dual_mixmono 3
/***************************************************************************
*AC3_PLUS_UPS_WORD_00 - AC3 Plus User Parameters Structure Word 0 - COMPMODE
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_PLUS_UPS_WORD_00 :: COMPMODE [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_00_COMPMODE_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_00_COMPMODE_SHIFT 0
/***************************************************************************
*AC3_PLUS_UPS_WORD_01 - AC3 Plus User Parameters Structure Word 1 - PCMSCALE
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_PLUS_UPS_WORD_01 :: PCMSCALE [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_01_PCMSCALE_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_01_PCMSCALE_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_01_PCMSCALE_Full_scale 2147483647
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_01_PCMSCALE_Mute 0
/***************************************************************************
*AC3_PLUS_UPS_WORD_02 - AC3 Plus User Parameters Structure Word 2 - DYNSCALEHIGH
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_PLUS_UPS_WORD_02 :: DYNSCALEHIGH [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_02_DYNSCALEHIGH_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_02_DYNSCALEHIGH_SHIFT 0
/***************************************************************************
*AC3_PLUS_UPS_WORD_03 - AC3 Plus User Parameters Structure Word 3 - DYNSCALELOW
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_PLUS_UPS_WORD_03 :: DYNSCALELOW [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_03_DYNSCALELOW_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_03_DYNSCALELOW_SHIFT 0
/***************************************************************************
*AC3_PLUS_UPS_WORD_04 - AC3 Plus User Parameters Structure Word 4 - OUTLFE
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_PLUS_UPS_WORD_04 :: OUTLFE [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_04_OUTLFE_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_04_OUTLFE_SHIFT 0
/***************************************************************************
*AC3_PLUS_UPS_WORD_05 - AC3 Plus User Parameters Structure Word 5 - OUTMODE
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_PLUS_UPS_WORD_05 :: OUTMODE [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_05_OUTMODE_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_05_OUTMODE_SHIFT 0
/***************************************************************************
*AC3_PLUS_UPS_WORD_06 - AC3 Plus User Parameters Structure Word 6 - STEREOMODE
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_PLUS_UPS_WORD_06 :: STEREOMODE [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_06_STEREOMODE_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_06_STEREOMODE_SHIFT 0
/***************************************************************************
*AC3_PLUS_UPS_WORD_07 - AC3 Plus User Parameters Structure Word 7 - DUALMODE
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_PLUS_UPS_WORD_07 :: DUALMODE [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_07_DUALMODE_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_07_DUALMODE_SHIFT 0
/***************************************************************************
*AC3_PLUS_UPS_WORD_08 - AC3 Plus User Parameters Structure Word 8 - KMODE
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_PLUS_UPS_WORD_08 :: KMODE [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_08_KMODE_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_08_KMODE_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_08_KMODE_NO_VOCALS 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_08_KMODE_GBL_VOCAL1 1
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_08_KMODE_GBL_VOCAL2 2
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_08_KMODE_GBL_BOTH_VOCALS 3
/***************************************************************************
*AC3_PLUS_UPS_WORD_09 - AC3 Plus User Parameters Structure Word 9 - EXTDNMIX_ENABLED
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_PLUS_UPS_WORD_09 :: EXTDNMIX_ENABLED [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_09_EXTDNMIX_ENABLED_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_09_EXTDNMIX_ENABLED_SHIFT 0
/***************************************************************************
*AC3_PLUS_UPS_WORD_10_TO_45 - AC3 Plus User Parameters Structure Word 10 to 45 - EXTDNMIXTAB
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_PLUS_UPS_WORD_10_TO_45 :: EXTDNMIXTAB [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_10_TO_45_EXTDNMIXTAB_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_10_TO_45_EXTDNMIXTAB_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_10_TO_45_EXTDNMIXTAB_Full_scale 2147483647
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_10_TO_45_EXTDNMIXTAB_Mute 0
/***************************************************************************
*AC3_PLUS_UPS_WORD_46 - AC3 Plus User Parameters Structure Word 46 - EXTKARAOKE_ENABLED
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_PLUS_UPS_WORD_46 :: EXTKARAOKE_ENABLED [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_46_EXTKARAOKE_ENABLED_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_46_EXTKARAOKE_ENABLED_SHIFT 0
/***************************************************************************
*AC3_PLUS_UPS_WORD_47 - AC3 Plus User Parameters Structure Word 47 - EXT_V1_LEVEL
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_PLUS_UPS_WORD_47 :: EXT_V1_LEVEL [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_47_EXT_V1_LEVEL_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_47_EXT_V1_LEVEL_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_47_EXT_V1_LEVEL_Full_scale 2147483647
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_47_EXT_V1_LEVEL_Mute 0
/***************************************************************************
*AC3_PLUS_UPS_WORD_48 - AC3 Plus User Parameters Structure Word 48 - EXT_V1_PAN
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_PLUS_UPS_WORD_48 :: EXT_V1_PAN [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_48_EXT_V1_PAN_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_48_EXT_V1_PAN_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_48_EXT_V1_PAN_Hard_left 2147483647
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_48_EXT_V1_PAN_Middle 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_48_EXT_V1_PAN_Hard_right 2147483648
/***************************************************************************
*AC3_PLUS_UPS_WORD_49 - AC3 Plus User Parameters Structure Word 49 - EXT_V2_LEVEL
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_PLUS_UPS_WORD_49 :: EXT_V2_LEVEL [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_49_EXT_V2_LEVEL_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_49_EXT_V2_LEVEL_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_49_EXT_V2_LEVEL_Full_scale 2147483647
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_49_EXT_V2_LEVEL_Mute 0
/***************************************************************************
*AC3_PLUS_UPS_WORD_50 - AC3 Plus User Parameters Structure Word 50 - EXT_V2_PAN
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_PLUS_UPS_WORD_50 :: EXT_V2_PAN [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_50_EXT_V2_PAN_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_50_EXT_V2_PAN_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_50_EXT_V2_PAN_Hard_left 2147483647
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_50_EXT_V2_PAN_Middle 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_50_EXT_V2_PAN_Hard_right 2147483648
/***************************************************************************
*AC3_PLUS_UPS_WORD_51 - AC3 Plus User Parameters Structure Word 51 - EXT_GM_LEVEL
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_PLUS_UPS_WORD_51 :: EXT_GM_LEVEL [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_51_EXT_GM_LEVEL_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_51_EXT_GM_LEVEL_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_51_EXT_GM_LEVEL_Full_scale 2147483647
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_51_EXT_GM_LEVEL_Mute 0
/***************************************************************************
*AC3_PLUS_UPS_WORD_52 - AC3 Plus User Parameters Structure Word 52 - EXT_GM_PAN
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_PLUS_UPS_WORD_52 :: EXT_GM_PAN [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_52_EXT_GM_PAN_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_52_EXT_GM_PAN_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_52_EXT_GM_PAN_Hard_left 2147483647
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_52_EXT_GM_PAN_Middle 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_PLUS_UPS_WORD_52_EXT_GM_PAN_Hard_right 2147483648
/***************************************************************************
*AC3_UPS_WORD_00 - AC3 User Parameters Structure Word 0 - DYNRNGSCALEHI
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_UPS_WORD_00 :: DYNRNGSCALEHI [15:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_00_DYNRNGSCALEHI_MASK 0xffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_00_DYNRNGSCALEHI_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_00_DYNRNGSCALEHI_No_compression 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_00_DYNRNGSCALEHI_Full_compression 32767
/***************************************************************************
*AC3_UPS_WORD_01 - AC3 User Parameters Structure Word 1 - DYNRNGSCALELOW
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_UPS_WORD_01 :: DYNRNGSCALELOW [15:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_01_DYNRNGSCALELOW_MASK 0xffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_01_DYNRNGSCALELOW_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_01_DYNRNGSCALELOW_No_compression 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_01_DYNRNGSCALELOW_Full_compression 32767
/***************************************************************************
*AC3_UPS_WORD_02 - AC3 User Parameters Structure Word 2 - PCMSCALEFAC
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_UPS_WORD_02 :: PCMSCALEFAC [15:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_02_PCMSCALEFAC_MASK 0xffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_02_PCMSCALEFAC_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_02_PCMSCALEFAC_Full_scale 32767
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_02_PCMSCALEFAC_Mute 0
/***************************************************************************
*AC3_UPS_WORD_03 - AC3 User Parameters Structure Word 3 - COMPMODE
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_UPS_WORD_03 :: COMPMODE [15:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_03_COMPMODE_MASK 0xffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_03_COMPMODE_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_03_COMPMODE_Comp_custom_a 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_03_COMPMODE_Comp_custom_d 1
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_03_COMPMODE_Comp_line 2
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_03_COMPMODE_Comp_rf 3
/***************************************************************************
*AC3_UPS_WORD_04 - AC3 User Parameters Structure Word 4 - DUALMONOMODE
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_UPS_WORD_04 :: DUALMONOMODE [15:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_04_DUALMONOMODE_MASK 0xffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_04_DUALMONOMODE_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_04_DUALMONOMODE_Pass_through 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_04_DUALMONOMODE_Left_mono 1
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_04_DUALMONOMODE_Right_mono 2
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_04_DUALMONOMODE_True_mono 3
/***************************************************************************
*AC3_UPS_WORD_05 - AC3 User Parameters Structure Word 5 - OUTPUTMODE
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_UPS_WORD_05 :: OUTPUTMODE [15:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_05_OUTPUTMODE_MASK 0xffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_05_OUTPUTMODE_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_05_OUTPUTMODE_Mode11 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_05_OUTPUTMODE_Mode10 1
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_05_OUTPUTMODE_Mode20 2
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_05_OUTPUTMODE_Mode30 3
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_05_OUTPUTMODE_Mode21 4
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_05_OUTPUTMODE_Mode31 5
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_05_OUTPUTMODE_Mode22 6
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_05_OUTPUTMODE_Mode32 7
/***************************************************************************
*AC3_UPS_WORD_06 - AC3 User Parameters Structure Word 6 - OUTLFEON
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_UPS_WORD_06 :: OUTLFEON [15:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_06_OUTLFEON_MASK 0xffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_06_OUTLFEON_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_06_OUTLFEON_Off 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_06_OUTLFEON_On 1
/***************************************************************************
*AC3_UPS_WORD_07 - AC3 User Parameters Structure Word 7 - KCAPABLEMODE
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_UPS_WORD_07 :: KCAPABLEMODE [15:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_07_KCAPABLEMODE_MASK 0xffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_07_KCAPABLEMODE_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_07_KCAPABLEMODE_No_vocal_channels 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_07_KCAPABLEMODE_Vocal_channel_V1 1
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_07_KCAPABLEMODE_Vocal_channel_V2 2
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_07_KCAPABLEMODE_Both_vocal_channels 3
/***************************************************************************
*AC3_UPS_WORD_08 - AC3 User Parameters Structure Word 8 - KARAOKE_PARAMETER_FLAG
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_UPS_WORD_08 :: KARAOKE_PARAMETER_FLAG [15:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_08_KARAOKE_PARAMETER_FLAG_MASK 0xffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_08_KARAOKE_PARAMETER_FLAG_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_08_KARAOKE_PARAMETER_FLAG_Off 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_08_KARAOKE_PARAMETER_FLAG_On 1
/***************************************************************************
*AC3_UPS_WORD_09 - AC3 User Parameters Structure Word 9 - KARAOKE_V1_LEVEL
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_UPS_WORD_09 :: KARAOKE_V1_LEVEL [15:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_09_KARAOKE_V1_LEVEL_MASK 0xffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_09_KARAOKE_V1_LEVEL_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_09_KARAOKE_V1_LEVEL_Full_scale 32767
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_09_KARAOKE_V1_LEVEL_Mute 0
/***************************************************************************
*AC3_UPS_WORD_10 - AC3 User Parameters Structure Word 10 - KARAOKE_V1_PAN
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_UPS_WORD_10 :: KARAOKE_V1_PAN [15:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_10_KARAOKE_V1_PAN_MASK 0xffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_10_KARAOKE_V1_PAN_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_10_KARAOKE_V1_PAN_Hard_left 32767
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_10_KARAOKE_V1_PAN_Middle 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_10_KARAOKE_V1_PAN_Hard_right 32768
/***************************************************************************
*AC3_UPS_WORD_11 - AC3 User Parameters Structure Word 11 - KARAOKE_V2_LEVEL
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_UPS_WORD_11 :: KARAOKE_V2_LEVEL [15:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_11_KARAOKE_V2_LEVEL_MASK 0xffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_11_KARAOKE_V2_LEVEL_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_11_KARAOKE_V2_LEVEL_Full_scale 32767
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_11_KARAOKE_V2_LEVEL_Mute 0
/***************************************************************************
*AC3_UPS_WORD_12 - AC3 User Parameters Structure Word 12 - KARAOKE_V2_PAN
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_UPS_WORD_12 :: KARAOKE_V2_PAN [15:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_12_KARAOKE_V2_PAN_MASK 0xffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_12_KARAOKE_V2_PAN_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_12_KARAOKE_V2_PAN_Hard_left 32767
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_12_KARAOKE_V2_PAN_Middle 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_12_KARAOKE_V2_PAN_Hard_right 32768
/***************************************************************************
*AC3_UPS_WORD_13 - AC3 User Parameters Structure Word 13 - KARAOKE_GM_LEVEL
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_UPS_WORD_13 :: KARAOKE_GM_LEVEL [15:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_13_KARAOKE_GM_LEVEL_MASK 0xffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_13_KARAOKE_GM_LEVEL_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_13_KARAOKE_GM_LEVEL_Full_scale 32767
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_13_KARAOKE_GM_LEVEL_Mute 0
/***************************************************************************
*AC3_UPS_WORD_14 - AC3 User Parameters Structure Word 14 - KARAOKE_GM_PAN
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_UPS_WORD_14 :: KARAOKE_GM_PAN [15:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_14_KARAOKE_GM_PAN_MASK 0xffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_14_KARAOKE_GM_PAN_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_14_KARAOKE_GM_PAN_Hard_left 32767
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_14_KARAOKE_GM_PAN_Middle 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_14_KARAOKE_GM_PAN_Hard_right 32768
/***************************************************************************
*AC3_UPS_WORD_15 - AC3 User Parameters Structure Word 15 - STEREO_MOD
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_UPS_WORD_15 :: STEREO_MOD [15:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_15_STEREO_MOD_MASK 0xffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_15_STEREO_MOD_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_15_STEREO_MOD_Auto 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_15_STEREO_MOD_LtRt 1
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_15_STEREO_MOD_LoRo 2
/***************************************************************************
*AC3_UPS_WORD_16 - AC3 User Parameters Structure Word 16 - USER_DOWNMIX_FLAG
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_UPS_WORD_16 :: USER_DOWNMIX_FLAG [15:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_16_USER_DOWNMIX_FLAG_MASK 0xffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_16_USER_DOWNMIX_FLAG_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_16_USER_DOWNMIX_FLAG_Off 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_16_USER_DOWNMIX_FLAG_On 1
/***************************************************************************
*AC3_UPS_WORD_17_TO_52 - AC3 User Parameters Structure Word 17 to 52 - DRAM_USER_DEFINED_DNMX_COEFFS
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_UPS_WORD_17_TO_52 :: DRAM_USER_DEFINED_DNMX_COEFFS [15:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_17_TO_52_DRAM_USER_DEFINED_DNMX_COEFFS_MASK 0xffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_17_TO_52_DRAM_USER_DEFINED_DNMX_COEFFS_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_17_TO_52_DRAM_USER_DEFINED_DNMX_COEFFS_Full_scale 32767
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_17_TO_52_DRAM_USER_DEFINED_DNMX_COEFFS_Mute 0
/***************************************************************************
*AC3_UPS_WORD_53 - AC3 User Parameters Structure Word 53 - DUMMY
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: AC3_UPS_WORD_53 :: DUMMY [15:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_53_DUMMY_MASK 0xffff
#define BCHP_RAAGA_REGSET_DSP_CFG_AC3_UPS_WORD_53_DUMMY_SHIFT 0
/***************************************************************************
*DTS_CORE_UPS_WORD_00 - DTS Core User Parameters Structure Word 0 - OUTMODE
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: DTS_CORE_UPS_WORD_00 :: OUTMODE [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_00_OUTMODE_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_00_OUTMODE_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_00_OUTMODE_Stereo 0
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_00_OUTMODE_Mono 1
/***************************************************************************
*DTS_CORE_UPS_WORD_01 - DTS Core User Parameters Structure Word 1 - OUTLFE
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: DTS_CORE_UPS_WORD_01 :: OUTLFE [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_01_OUTLFE_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_01_OUTLFE_SHIFT 0
/***************************************************************************
*DTS_CORE_UPS_WORD_02 - DTS Core User Parameters Structure Word 2 - DUALMODE
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: DTS_CORE_UPS_WORD_02 :: DUALMODE [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_02_DUALMODE_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_02_DUALMODE_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_02_DUALMODE_Dual_stereo 0
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_02_DUALMODE_Dual_leftmono 1
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_02_DUALMODE_Dual_rghtmono 2
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_02_DUALMODE_Dual_mixmono 3
/***************************************************************************
*DTS_CORE_UPS_WORD_03 - DTS Core User Parameters Structure Word 3 - STEREOMODE
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: DTS_CORE_UPS_WORD_03 :: STEREOMODE [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_03_STEREOMODE_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_03_STEREOMODE_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_03_STEREOMODE_Stereomode_auto 0
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_03_STEREOMODE_Stereodmix_LTRT 1
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_03_STEREOMODE_Stereodmix_LORO 2
/***************************************************************************
*DTS_CORE_UPS_WORD_04 - DTS Core User Parameters Structure Word 4 - EXTDNMIX_ENABLED
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: DTS_CORE_UPS_WORD_04 :: EXTDNMIX_ENABLED [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_04_EXTDNMIX_ENABLED_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_04_EXTDNMIX_ENABLED_SHIFT 0
/***************************************************************************
*DTS_CORE_UPS_WORD_05_TO_40 - DTS Core User Parameters Structure Word 5 to 40 - EXTDNMIXTAB
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: DTS_CORE_UPS_WORD_05_TO_40 :: EXTDNMIXTAB [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_05_TO_40_EXTDNMIXTAB_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_05_TO_40_EXTDNMIXTAB_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_05_TO_40_EXTDNMIXTAB_Full_scale 2147483647
#define BCHP_RAAGA_REGSET_DSP_CFG_DTS_CORE_UPS_WORD_05_TO_40_EXTDNMIXTAB_Mute 0
/***************************************************************************
*LPCM_UPS_WORD_00 - LPCM User Parameters Structure Word 0 - EXTDNMIX_ENABLED
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: LPCM_UPS_WORD_00 :: EXTDNMIX_ENABLED [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_LPCM_UPS_WORD_00_EXTDNMIX_ENABLED_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_LPCM_UPS_WORD_00_EXTDNMIX_ENABLED_SHIFT 0
/***************************************************************************
*LPCM_UPS_WORD_01_TO_16 - LPCM User Parameters Structure Word 1 to 16 - EXTDNMIXTAB
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: LPCM_UPS_WORD_01_TO_16 :: EXTDNMIXTAB [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_LPCM_UPS_WORD_01_TO_16_EXTDNMIXTAB_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_LPCM_UPS_WORD_01_TO_16_EXTDNMIXTAB_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_LPCM_UPS_WORD_01_TO_16_EXTDNMIXTAB_Full_scale 2147483647
#define BCHP_RAAGA_REGSET_DSP_CFG_LPCM_UPS_WORD_01_TO_16_EXTDNMIXTAB_Mute 0
/***************************************************************************
*MPEG_UPS_WORD_00 - MPEG User Parameters Structure Word 0 - OUTMODE
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: MPEG_UPS_WORD_00 :: OUTMODE [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_MPEG_UPS_WORD_00_OUTMODE_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_MPEG_UPS_WORD_00_OUTMODE_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_MPEG_UPS_WORD_00_OUTMODE_Stereo 0
#define BCHP_RAAGA_REGSET_DSP_CFG_MPEG_UPS_WORD_00_OUTMODE_Mono 1
/***************************************************************************
*MPEG_UPS_WORD_01 - MPEG User Parameters Structure Word 1 - DUALMODE
***************************************************************************/
/* RAAGA_REGSET_DSP_CFG :: MPEG_UPS_WORD_01 :: DUALMODE [31:00] */
#define BCHP_RAAGA_REGSET_DSP_CFG_MPEG_UPS_WORD_01_DUALMODE_MASK 0xffffffff
#define BCHP_RAAGA_REGSET_DSP_CFG_MPEG_UPS_WORD_01_DUALMODE_SHIFT 0
#define BCHP_RAAGA_REGSET_DSP_CFG_MPEG_UPS_WORD_01_DUALMODE_Left_mono 0
#define BCHP_RAAGA_REGSET_DSP_CFG_MPEG_UPS_WORD_01_DUALMODE_Right_mono 1
#define BCHP_RAAGA_REGSET_DSP_CFG_MPEG_UPS_WORD_01_DUALMODE_Dual_stereo 2
#define BCHP_RAAGA_REGSET_DSP_CFG_MPEG_UPS_WORD_01_DUALMODE_Dual_mixmono 3
/***************************************************************************
*RDC
***************************************************************************/
/***************************************************************************
*EOP_ID_256 - EOP_ID
***************************************************************************/
/* RDC :: EOP_ID_256 :: eop_id [255:00] */
#define BCHP_RDC_EOP_ID_256_eop_id_MASK 0x0000000000000000000000000000000000000000000000000000000000000000
#define BCHP_RDC_EOP_ID_256_eop_id_SHIFT 0
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_scl_0 0
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_scl_1 1
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_scl_2 2
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_scl_3 3
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_scl_4 4
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_scl_5 5
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_scl_6 6
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_scl_7 7
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_mvp_0 8
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_mvp_1 9
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_mvp_2 10
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_mvp_3 11
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_mvp_4 12
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_mvp_5 13
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_mvp_6 14
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_mvp_7 15
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_dnr_0 16
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_dnr_1 17
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_dnr_2 18
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_dnr_3 19
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_dnr_4 20
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_dnr_5 21
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_dnr_6 22
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_dnr_7 23
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_lbox_0 24
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_lbox_1 25
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_lbox_2 26
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_lbox_3 27
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_lbox_4 28
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_lbox_5 29
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_lbox_6 30
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_pfa_0 31
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_null_0 32
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_null_1 33
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_null_2 34
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_null_3 35
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_null_4 36
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_null_5 37
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_null_6 38
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_null_7 39
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_nvp_0 40
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_s3dh_0 41
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_v0_be 42
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_reserved_0 43
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_reserved_1 44
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_reserved_2 45
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_reserved_3 46
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_reserved_4 47
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_fch_0 48
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_fch_1 49
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_fch_2 50
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_fch_3 51
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_fch_4 52
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_fch_5 53
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_fch_6 54
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_fch_7 55
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_fch_8 56
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_fch_9 57
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_fch_10 58
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_fch_11 59
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_reserved_5 60
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_reserved_6 61
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_reserved_7 62
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_f_reserved_8 63
#define BCHP_RDC_EOP_ID_256_eop_id_mfd_0 64
#define BCHP_RDC_EOP_ID_256_eop_id_mfd_1 65
#define BCHP_RDC_EOP_ID_256_eop_id_mfd_2 66
#define BCHP_RDC_EOP_ID_256_eop_id_mfd_3 67
#define BCHP_RDC_EOP_ID_256_eop_id_mfd_4 68
#define BCHP_RDC_EOP_ID_256_eop_id_mfd_5 69
#define BCHP_RDC_EOP_ID_256_eop_id_mfd_6 70
#define BCHP_RDC_EOP_ID_256_eop_id_mfd_7 71
#define BCHP_RDC_EOP_ID_256_eop_id_vfd_0 72
#define BCHP_RDC_EOP_ID_256_eop_id_vfd_1 73
#define BCHP_RDC_EOP_ID_256_eop_id_vfd_2 74
#define BCHP_RDC_EOP_ID_256_eop_id_vfd_3 75
#define BCHP_RDC_EOP_ID_256_eop_id_vfd_4 76
#define BCHP_RDC_EOP_ID_256_eop_id_vfd_5 77
#define BCHP_RDC_EOP_ID_256_eop_id_vfd_6 78
#define BCHP_RDC_EOP_ID_256_eop_id_vfd_7 79
#define BCHP_RDC_EOP_ID_256_eop_id_cap_0 80
#define BCHP_RDC_EOP_ID_256_eop_id_cap_1 81
#define BCHP_RDC_EOP_ID_256_eop_id_cap_2 82
#define BCHP_RDC_EOP_ID_256_eop_id_cap_3 83
#define BCHP_RDC_EOP_ID_256_eop_id_cap_4 84
#define BCHP_RDC_EOP_ID_256_eop_id_cap_5 85
#define BCHP_RDC_EOP_ID_256_eop_id_cap_6 86
#define BCHP_RDC_EOP_ID_256_eop_id_cap_7 87
#define BCHP_RDC_EOP_ID_256_eop_id_gfd_0 88
#define BCHP_RDC_EOP_ID_256_eop_id_gfd_1 89
#define BCHP_RDC_EOP_ID_256_eop_id_gfd_2 90
#define BCHP_RDC_EOP_ID_256_eop_id_gfd_3 91
#define BCHP_RDC_EOP_ID_256_eop_id_gfd_4 92
#define BCHP_RDC_EOP_ID_256_eop_id_gfd_5 93
#define BCHP_RDC_EOP_ID_256_eop_id_gfd_6 94
#define BCHP_RDC_EOP_ID_256_eop_id_gfd_7 95
#define BCHP_RDC_EOP_ID_256_eop_id_scl_0 96
#define BCHP_RDC_EOP_ID_256_eop_id_scl_1 97
#define BCHP_RDC_EOP_ID_256_eop_id_scl_2 98
#define BCHP_RDC_EOP_ID_256_eop_id_scl_3 99
#define BCHP_RDC_EOP_ID_256_eop_id_scl_4 100
#define BCHP_RDC_EOP_ID_256_eop_id_scl_5 101
#define BCHP_RDC_EOP_ID_256_eop_id_scl_6 102
#define BCHP_RDC_EOP_ID_256_eop_id_scl_7 103
#define BCHP_RDC_EOP_ID_256_eop_id_hscl_0 104
#define BCHP_RDC_EOP_ID_256_eop_id_hscl_1 105
#define BCHP_RDC_EOP_ID_256_eop_id_hscl_2 106
#define BCHP_RDC_EOP_ID_256_eop_id_hscl_3 107
#define BCHP_RDC_EOP_ID_256_eop_id_hscl_4 108
#define BCHP_RDC_EOP_ID_256_eop_id_hscl_5 109
#define BCHP_RDC_EOP_ID_256_eop_id_hscl_6 110
#define BCHP_RDC_EOP_ID_256_eop_id_hscl_7 111
#define BCHP_RDC_EOP_ID_256_eop_id_mvp_0 112
#define BCHP_RDC_EOP_ID_256_eop_id_mvp_1 113
#define BCHP_RDC_EOP_ID_256_eop_id_mvp_2 114
#define BCHP_RDC_EOP_ID_256_eop_id_mvp_3 115
#define BCHP_RDC_EOP_ID_256_eop_id_mvp_4 116
#define BCHP_RDC_EOP_ID_256_eop_id_mvp_5 117
#define BCHP_RDC_EOP_ID_256_eop_id_mvp_6 118
#define BCHP_RDC_EOP_ID_256_eop_id_mvp_7 119
#define BCHP_RDC_EOP_ID_256_eop_id_dnr_0 120
#define BCHP_RDC_EOP_ID_256_eop_id_dnr_1 121
#define BCHP_RDC_EOP_ID_256_eop_id_dnr_2 122
#define BCHP_RDC_EOP_ID_256_eop_id_dnr_3 123
#define BCHP_RDC_EOP_ID_256_eop_id_dnr_4 124
#define BCHP_RDC_EOP_ID_256_eop_id_dnr_5 125
#define BCHP_RDC_EOP_ID_256_eop_id_dnr_6 126
#define BCHP_RDC_EOP_ID_256_eop_id_dnr_7 127
#define BCHP_RDC_EOP_ID_256_eop_id_cmp_0 128
#define BCHP_RDC_EOP_ID_256_eop_id_cmp_1 129
#define BCHP_RDC_EOP_ID_256_eop_id_cmp_2 130
#define BCHP_RDC_EOP_ID_256_eop_id_cmp_3 131
#define BCHP_RDC_EOP_ID_256_eop_id_cmp_4 132
#define BCHP_RDC_EOP_ID_256_eop_id_cmp_5 133
#define BCHP_RDC_EOP_ID_256_eop_id_cmp_6 134
#define BCHP_RDC_EOP_ID_256_eop_id_cmp_7 135
#define BCHP_RDC_EOP_ID_256_eop_id_hd_dvi_0 136
#define BCHP_RDC_EOP_ID_256_eop_id_hd_dvi_1 137
#define BCHP_RDC_EOP_ID_256_eop_id_hd_dvi_2 138
#define BCHP_RDC_EOP_ID_256_eop_id_hd_dvi_3 139
#define BCHP_RDC_EOP_ID_256_eop_id_hd_dvi_4 140
#define BCHP_RDC_EOP_ID_256_eop_id_hd_dvi_5 141
#define BCHP_RDC_EOP_ID_256_eop_id_hd_dvi_6 142
#define BCHP_RDC_EOP_ID_256_eop_id_tpg_0 143
#define BCHP_RDC_EOP_ID_256_eop_id_vec_0 144
#define BCHP_RDC_EOP_ID_256_eop_id_vec_1 145
#define BCHP_RDC_EOP_ID_256_eop_id_vec_2 146
#define BCHP_RDC_EOP_ID_256_eop_id_vec_3 147
#define BCHP_RDC_EOP_ID_256_eop_id_vec_4 148
#define BCHP_RDC_EOP_ID_256_eop_id_vec_5 149
#define BCHP_RDC_EOP_ID_256_eop_id_vec_6 150
#define BCHP_RDC_EOP_ID_256_eop_id_vec_7 151
#define BCHP_RDC_EOP_ID_256_eop_id_lbox_0 152
#define BCHP_RDC_EOP_ID_256_eop_id_lbox_1 153
#define BCHP_RDC_EOP_ID_256_eop_id_lbox_2 154
#define BCHP_RDC_EOP_ID_256_eop_id_lbox_3 155
#define BCHP_RDC_EOP_ID_256_eop_id_lbox_4 156
#define BCHP_RDC_EOP_ID_256_eop_id_lbox_5 157
#define BCHP_RDC_EOP_ID_256_eop_id_lbox_6 158
#define BCHP_RDC_EOP_ID_256_eop_id_pfa_0 159
#define BCHP_RDC_EOP_ID_256_eop_id_crc_0 160
#define BCHP_RDC_EOP_ID_256_eop_id_crc_1 161
#define BCHP_RDC_EOP_ID_256_eop_id_crc_2 162
#define BCHP_RDC_EOP_ID_256_eop_id_crc_3 163
#define BCHP_RDC_EOP_ID_256_eop_id_hist_0 164
#define BCHP_RDC_EOP_ID_256_eop_id_hist_1 165
#define BCHP_RDC_EOP_ID_256_eop_id_psm_0 166
#define BCHP_RDC_EOP_ID_256_eop_id_plm_0 167
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cap_0 168
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cap_1 169
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cap_2 170
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cap_3 171
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cap_4 172
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cap_5 173
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cap_6 174
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cap_7 175
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_crc_0 176
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_crc_1 177
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_crc_2 178
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_crc_3 179
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_hist_0 180
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_hist_1 181
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_psm_0 182
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_plm_0 183
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cmp_0_v0 184
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cmp_1_v0 185
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cmp_2_v0 186
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cmp_3_v0 187
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cmp_4_v0 188
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cmp_5_v0 189
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cmp_6_v0 190
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cmp_7_v0 191
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cmp_0_v1 192
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cmp_1_v1 193
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cmp_2_v1 194
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cmp_3_v1 195
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cmp_4_v1 196
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cmp_5_v1 197
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cmp_6_v1 198
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_cmp_7_v1 199
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_null_0 200
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_null_1 201
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_null_2 202
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_null_3 203
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_null_4 204
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_null_5 205
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_null_6 206
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_null_7 207
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_b3dc_0 208
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_frc_0 209
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_reserved_0 210
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_reserved_1 211
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_reserved_2 212
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_reserved_3 213
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_reserved_4 214
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_reserved_5 215
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_loopback_0 216
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_loopback_1 217
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_loopback_2 218
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_loopback_3 219
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_loopback_4 220
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_loopback_5 221
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_loopback_6 222
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_loopback_7 223
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_loopback_8 224
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_loopback_9 225
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_loopback_10 226
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_loopback_11 227
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_reserved_6 228
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_reserved_7 229
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_reserved_8 230
#define BCHP_RDC_EOP_ID_256_eop_id_vnet_b_reserved_9 231
#define BCHP_RDC_EOP_ID_256_eop_id_nvp_0 232
#define BCHP_RDC_EOP_ID_256_eop_id_s3dh_0 233
#define BCHP_RDC_EOP_ID_256_eop_id_v0_be 234
#define BCHP_RDC_EOP_ID_256_eop_id_reserved_0 235
#define BCHP_RDC_EOP_ID_256_eop_id_reserved_1 236
#define BCHP_RDC_EOP_ID_256_eop_id_reserved_2 237
#define BCHP_RDC_EOP_ID_256_eop_id_reserved_3 238
#define BCHP_RDC_EOP_ID_256_eop_id_reserved_4 239
#define BCHP_RDC_EOP_ID_256_eop_id_b3dc_0 240
#define BCHP_RDC_EOP_ID_256_eop_id_frc_0 241
#define BCHP_RDC_EOP_ID_256_eop_id_pdpf_0 242
#define BCHP_RDC_EOP_ID_256_eop_id_pdpb_0 243
#define BCHP_RDC_EOP_ID_256_eop_id_reserved_5 244
#define BCHP_RDC_EOP_ID_256_eop_id_reserved_6 245
#define BCHP_RDC_EOP_ID_256_eop_id_reserved_7 246
#define BCHP_RDC_EOP_ID_256_eop_id_reserved_8 247
#define BCHP_RDC_EOP_ID_256_eop_id_reserved_9 248
#define BCHP_RDC_EOP_ID_256_eop_id_reserved_10 249
#define BCHP_RDC_EOP_ID_256_eop_id_reserved_11 250
#define BCHP_RDC_EOP_ID_256_eop_id_reserved_12 251
#define BCHP_RDC_EOP_ID_256_eop_id_reserved_13 252
#define BCHP_RDC_EOP_ID_256_eop_id_reserved_14 253
#define BCHP_RDC_EOP_ID_256_eop_id_reserved_15 254
#define BCHP_RDC_EOP_ID_256_eop_id_reserved_16 255
/***************************************************************************
*RUL - RUL Command.
***************************************************************************/
/* RDC :: RUL :: opcode [31:24] */
#define BCHP_RDC_RUL_opcode_MASK 0xff000000
#define BCHP_RDC_RUL_opcode_SHIFT 24
#define BCHP_RDC_RUL_opcode_NOP 0
#define BCHP_RDC_RUL_opcode_REG_WRITE_IMM 1
#define BCHP_RDC_RUL_opcode_REG_WRITE 2
#define BCHP_RDC_RUL_opcode_REG_READ 3
#define BCHP_RDC_RUL_opcode_LOAD_IMM 4
#define BCHP_RDC_RUL_opcode_WINDOW_WRITE 5
#define BCHP_RDC_RUL_opcode_BLOCK_WRITE 6
#define BCHP_RDC_RUL_opcode_WINDOW_COPY 7
#define BCHP_RDC_RUL_opcode_BLOCK_COPY 8
#define BCHP_RDC_RUL_opcode_WINDOW_TO_BLOCK 9
#define BCHP_RDC_RUL_opcode_BLOCK_TO_WINDOW 10
#define BCHP_RDC_RUL_opcode_AND 11
#define BCHP_RDC_RUL_opcode_AND_IMM 12
#define BCHP_RDC_RUL_opcode_OR 13
#define BCHP_RDC_RUL_opcode_OR_IMM 14
#define BCHP_RDC_RUL_opcode_XOR 15
#define BCHP_RDC_RUL_opcode_XOR_IMM 16
#define BCHP_RDC_RUL_opcode_NOT 17
#define BCHP_RDC_RUL_opcode_ROTATE_RIGHT 18
#define BCHP_RDC_RUL_opcode_SUM 19
#define BCHP_RDC_RUL_opcode_SUM_IMM 20
#define BCHP_RDC_RUL_opcode_COND_SKIP 21
#define BCHP_RDC_RUL_opcode_SKIP 22
#define BCHP_RDC_RUL_opcode_EXIT 23
#define BCHP_RDC_RUL_opcode_WAIT_EOP 24
#define BCHP_RDC_RUL_opcode_PLACEHOLDER 255
/* RDC :: RUL :: reserved0 [23:23] */
#define BCHP_RDC_RUL_reserved0_MASK 0x00800000
#define BCHP_RDC_RUL_reserved0_SHIFT 23
/* union - case rdc_args [22:00] */
/* RDC :: RUL :: rdc_args :: rotation [22:18] */
#define BCHP_RDC_RUL_rdc_args_rotation_MASK 0x007c0000
#define BCHP_RDC_RUL_rdc_args_rotation_SHIFT 18
/* RDC :: RUL :: rdc_args :: src1 [17:12] */
#define BCHP_RDC_RUL_rdc_args_src1_MASK 0x0003f000
#define BCHP_RDC_RUL_rdc_args_src1_SHIFT 12
/* RDC :: RUL :: rdc_args :: src2 [11:06] */
#define BCHP_RDC_RUL_rdc_args_src2_MASK 0x00000fc0
#define BCHP_RDC_RUL_rdc_args_src2_SHIFT 6
/* RDC :: RUL :: rdc_args :: dest [05:00] */
#define BCHP_RDC_RUL_rdc_args_dest_MASK 0x0000003f
#define BCHP_RDC_RUL_rdc_args_dest_SHIFT 0
/* union - case reg_args [22:00] */
/* RDC :: RUL :: reg_args :: rotation [22:18] */
#define BCHP_RDC_RUL_reg_args_rotation_MASK 0x007c0000
#define BCHP_RDC_RUL_reg_args_rotation_SHIFT 18
/* RDC :: RUL :: reg_args :: src1 [17:12] */
#define BCHP_RDC_RUL_reg_args_src1_MASK 0x0003f000
#define BCHP_RDC_RUL_reg_args_src1_SHIFT 12
/* RDC :: RUL :: reg_args :: count [11:00] */
#define BCHP_RDC_RUL_reg_args_count_MASK 0x00000fff
#define BCHP_RDC_RUL_reg_args_count_SHIFT 0
/* union - case eop_args [22:00] */
/* RDC :: RUL :: eop_args :: reserved0 [22:08] */
#define BCHP_RDC_RUL_eop_args_reserved0_MASK 0x007fff00
#define BCHP_RDC_RUL_eop_args_reserved0_SHIFT 8
/* RDC :: RUL :: eop_args :: eop [07:00] */
#define BCHP_RDC_RUL_eop_args_eop_MASK 0x000000ff
#define BCHP_RDC_RUL_eop_args_eop_SHIFT 0
/***************************************************************************
*SPDIF_RCVR_ESR
***************************************************************************/
/***************************************************************************
*ABSTRACT_INTERRUPT_HANDLING - Interrupt Handling
***************************************************************************/
/* SPDIF_RCVR_ESR :: ABSTRACT_INTERRUPT_HANDLING :: MORE_INFORMATION [31:00] */
#define BCHP_SPDIF_RCVR_ESR_ABSTRACT_INTERRUPT_HANDLING_MORE_INFORMATION_MASK 0xffffffff
#define BCHP_SPDIF_RCVR_ESR_ABSTRACT_INTERRUPT_HANDLING_MORE_INFORMATION_SHIFT 0
/***************************************************************************
*VICE2_REGSET_MISC
***************************************************************************/
/***************************************************************************
*DCCM - registers interface address offset in DCCM.
***************************************************************************/
/* VICE2_REGSET_MISC :: DCCM :: INTERFACE [31:16] */
#define BCHP_VICE2_REGSET_MISC_DCCM_INTERFACE_MASK 0xffff0000
#define BCHP_VICE2_REGSET_MISC_DCCM_INTERFACE_SHIFT 16
#define BCHP_VICE2_REGSET_MISC_DCCM_INTERFACE_HOST2VICE_OFFSET 0
#define BCHP_VICE2_REGSET_MISC_DCCM_INTERFACE_VICE2HOST_OFFSET 4
#define BCHP_VICE2_REGSET_MISC_DCCM_INTERFACE_BVN2VICE_OFFSET 8
#define BCHP_VICE2_REGSET_MISC_DCCM_INTERFACE_MBOX_0_START 16
#define BCHP_VICE2_REGSET_MISC_DCCM_INTERFACE_MBOX_1_START 44
/* VICE2_REGSET_MISC :: DCCM :: REVISION [15:00] */
#define BCHP_VICE2_REGSET_MISC_DCCM_REVISION_MASK 0x0000ffff
#define BCHP_VICE2_REGSET_MISC_DCCM_REVISION_SHIFT 0
#define BCHP_VICE2_REGSET_MISC_DCCM_REVISION_ID 1
/***************************************************************************
*DWORD_00_BVB_PIC_SIZE - BVB Picture Size
***************************************************************************/
/* VICE2_REGSET_MISC :: DWORD_00_BVB_PIC_SIZE :: H_SIZE [31:16] */
#define BCHP_VICE2_REGSET_MISC_DWORD_00_BVB_PIC_SIZE_H_SIZE_MASK 0xffff0000
#define BCHP_VICE2_REGSET_MISC_DWORD_00_BVB_PIC_SIZE_H_SIZE_SHIFT 16
/* VICE2_REGSET_MISC :: DWORD_00_BVB_PIC_SIZE :: V_SIZE [15:00] */
#define BCHP_VICE2_REGSET_MISC_DWORD_00_BVB_PIC_SIZE_V_SIZE_MASK 0x0000ffff
#define BCHP_VICE2_REGSET_MISC_DWORD_00_BVB_PIC_SIZE_V_SIZE_SHIFT 0
/***************************************************************************
*DWORD_01_SAMPLE_ASPECT_RATIO - Sample Aspect Ratio
***************************************************************************/
/* VICE2_REGSET_MISC :: DWORD_01_SAMPLE_ASPECT_RATIO :: H_SIZE [31:16] */
#define BCHP_VICE2_REGSET_MISC_DWORD_01_SAMPLE_ASPECT_RATIO_H_SIZE_MASK 0xffff0000
#define BCHP_VICE2_REGSET_MISC_DWORD_01_SAMPLE_ASPECT_RATIO_H_SIZE_SHIFT 16
/* VICE2_REGSET_MISC :: DWORD_01_SAMPLE_ASPECT_RATIO :: V_SIZE [15:00] */
#define BCHP_VICE2_REGSET_MISC_DWORD_01_SAMPLE_ASPECT_RATIO_V_SIZE_MASK 0x0000ffff
#define BCHP_VICE2_REGSET_MISC_DWORD_01_SAMPLE_ASPECT_RATIO_V_SIZE_SHIFT 0
/***************************************************************************
*DWORD_02_PIC_INFO - Picture Information
***************************************************************************/
/* VICE2_REGSET_MISC :: DWORD_02_PIC_INFO :: FRAME_RATE [31:16] */
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_FRAME_RATE_MASK 0xffff0000
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_FRAME_RATE_SHIFT 16
/* VICE2_REGSET_MISC :: DWORD_02_PIC_INFO :: SRC_PIC_TYPE [15:12] */
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_SRC_PIC_TYPE_MASK 0x0000f000
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_SRC_PIC_TYPE_SHIFT 12
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_SRC_PIC_TYPE_UNKNOWN 0
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_SRC_PIC_TYPE_I 1
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_SRC_PIC_TYPE_P 2
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_SRC_PIC_TYPE_B 3
/* VICE2_REGSET_MISC :: DWORD_02_PIC_INFO :: POLARITY [11:10] */
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_POLARITY_MASK 0x00000c00
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_POLARITY_SHIFT 10
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_POLARITY_TOP 0
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_POLARITY_BOT 1
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_POLARITY_FRAME 2
/* VICE2_REGSET_MISC :: DWORD_02_PIC_INFO :: REPEAT [09:09] */
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_REPEAT_MASK 0x00000200
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_REPEAT_SHIFT 9
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_REPEAT_DISABLE 0
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_REPEAT_ENABLE 1
/* VICE2_REGSET_MISC :: DWORD_02_PIC_INFO :: IGNORE [08:08] */
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_IGNORE_MASK 0x00000100
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_IGNORE_SHIFT 8
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_IGNORE_DISABLE 0
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_IGNORE_ENABLE 1
/* VICE2_REGSET_MISC :: DWORD_02_PIC_INFO :: LAST [07:07] */
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_LAST_MASK 0x00000080
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_LAST_SHIFT 7
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_LAST_FALSE 0
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_LAST_TRUE 1
/* VICE2_REGSET_MISC :: DWORD_02_PIC_INFO :: CHANNELCHANGE [06:06] */
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_CHANNELCHANGE_MASK 0x00000040
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_CHANNELCHANGE_SHIFT 6
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_CHANNELCHANGE_FALSE 0
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_CHANNELCHANGE_TRUE 1
/* VICE2_REGSET_MISC :: DWORD_02_PIC_INFO :: reserved0 [05:05] */
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_reserved0_MASK 0x00000020
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_reserved0_SHIFT 5
/* VICE2_REGSET_MISC :: DWORD_02_PIC_INFO :: ACTIVEFORMATDATA [04:04] */
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_ACTIVEFORMATDATA_MASK 0x00000010
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_ACTIVEFORMATDATA_SHIFT 4
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_ACTIVEFORMATDATA_FALSE 0
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_ACTIVEFORMATDATA_TRUE 1
/* VICE2_REGSET_MISC :: DWORD_02_PIC_INFO :: ACTIVEFORMATDATAMODE [03:00] */
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_ACTIVEFORMATDATAMODE_MASK 0x0000000f
#define BCHP_VICE2_REGSET_MISC_DWORD_02_PIC_INFO_ACTIVEFORMATDATAMODE_SHIFT 0
/***************************************************************************
*DWORD_03_ORIGINAL_PTS - Source PTS Value
***************************************************************************/
/* VICE2_REGSET_MISC :: DWORD_03_ORIGINAL_PTS :: VAL [31:00] */
#define BCHP_VICE2_REGSET_MISC_DWORD_03_ORIGINAL_PTS_VAL_MASK 0xffffffff
#define BCHP_VICE2_REGSET_MISC_DWORD_03_ORIGINAL_PTS_VAL_SHIFT 0
/***************************************************************************
*DWORD_04_STG_PICTURE_ID - STG Picture ID
***************************************************************************/
/* VICE2_REGSET_MISC :: DWORD_04_STG_PICTURE_ID :: VAL [31:00] */
#define BCHP_VICE2_REGSET_MISC_DWORD_04_STG_PICTURE_ID_VAL_MASK 0xffffffff
#define BCHP_VICE2_REGSET_MISC_DWORD_04_STG_PICTURE_ID_VAL_SHIFT 0
/***************************************************************************
*DWORD_05_BARDATA_INFO - bar data Information
***************************************************************************/
/* VICE2_REGSET_MISC :: DWORD_05_BARDATA_INFO :: reserved0 [31:30] */
#define BCHP_VICE2_REGSET_MISC_DWORD_05_BARDATA_INFO_reserved0_MASK 0xc0000000
#define BCHP_VICE2_REGSET_MISC_DWORD_05_BARDATA_INFO_reserved0_SHIFT 30
/* VICE2_REGSET_MISC :: DWORD_05_BARDATA_INFO :: TOPLEFTBARVALUE [29:16] */
#define BCHP_VICE2_REGSET_MISC_DWORD_05_BARDATA_INFO_TOPLEFTBARVALUE_MASK 0x3fff0000
#define BCHP_VICE2_REGSET_MISC_DWORD_05_BARDATA_INFO_TOPLEFTBARVALUE_SHIFT 16
/* VICE2_REGSET_MISC :: DWORD_05_BARDATA_INFO :: BARDATATYPE [15:14] */
#define BCHP_VICE2_REGSET_MISC_DWORD_05_BARDATA_INFO_BARDATATYPE_MASK 0x0000c000
#define BCHP_VICE2_REGSET_MISC_DWORD_05_BARDATA_INFO_BARDATATYPE_SHIFT 14
#define BCHP_VICE2_REGSET_MISC_DWORD_05_BARDATA_INFO_BARDATATYPE_invalidBarData 0
#define BCHP_VICE2_REGSET_MISC_DWORD_05_BARDATA_INFO_BARDATATYPE_TopBottom 1
#define BCHP_VICE2_REGSET_MISC_DWORD_05_BARDATA_INFO_BARDATATYPE_LeftRight 2
#define BCHP_VICE2_REGSET_MISC_DWORD_05_BARDATA_INFO_BARDATATYPE_reserved 3
/* VICE2_REGSET_MISC :: DWORD_05_BARDATA_INFO :: BOTRIGHTBARVALUE [13:00] */
#define BCHP_VICE2_REGSET_MISC_DWORD_05_BARDATA_INFO_BOTRIGHTBARVALUE_MASK 0x00003fff
#define BCHP_VICE2_REGSET_MISC_DWORD_05_BARDATA_INFO_BOTRIGHTBARVALUE_SHIFT 0
/***************************************************************************
*DWORD_06_FNRT_INFO - fast non real time Information
***************************************************************************/
/* VICE2_REGSET_MISC :: DWORD_06_FNRT_INFO :: reserved0 [31:18] */
#define BCHP_VICE2_REGSET_MISC_DWORD_06_FNRT_INFO_reserved0_MASK 0xfffc0000
#define BCHP_VICE2_REGSET_MISC_DWORD_06_FNRT_INFO_reserved0_SHIFT 18
/* VICE2_REGSET_MISC :: DWORD_06_FNRT_INFO :: ENDOFCHUNK [17:17] */
#define BCHP_VICE2_REGSET_MISC_DWORD_06_FNRT_INFO_ENDOFCHUNK_MASK 0x00020000
#define BCHP_VICE2_REGSET_MISC_DWORD_06_FNRT_INFO_ENDOFCHUNK_SHIFT 17
/* VICE2_REGSET_MISC :: DWORD_06_FNRT_INFO :: PRECHARGEPICTURE [16:16] */
#define BCHP_VICE2_REGSET_MISC_DWORD_06_FNRT_INFO_PRECHARGEPICTURE_MASK 0x00010000
#define BCHP_VICE2_REGSET_MISC_DWORD_06_FNRT_INFO_PRECHARGEPICTURE_SHIFT 16
/* VICE2_REGSET_MISC :: DWORD_06_FNRT_INFO :: reserved1 [15:10] */
#define BCHP_VICE2_REGSET_MISC_DWORD_06_FNRT_INFO_reserved1_MASK 0x0000fc00
#define BCHP_VICE2_REGSET_MISC_DWORD_06_FNRT_INFO_reserved1_SHIFT 10
/* VICE2_REGSET_MISC :: DWORD_06_FNRT_INFO :: CHUNKID [09:00] */
#define BCHP_VICE2_REGSET_MISC_DWORD_06_FNRT_INFO_CHUNKID_MASK 0x000003ff
#define BCHP_VICE2_REGSET_MISC_DWORD_06_FNRT_INFO_CHUNKID_SHIFT 0
/***************************************************************************
*MBOX - MBOX registers interface address offset.
***************************************************************************/
/* VICE2_REGSET_MISC :: MBOX :: INTERFACE [31:16] */
#define BCHP_VICE2_REGSET_MISC_MBOX_INTERFACE_MASK 0xffff0000
#define BCHP_VICE2_REGSET_MISC_MBOX_INTERFACE_SHIFT 16
#define BCHP_VICE2_REGSET_MISC_MBOX_INTERFACE_DWORD_00_BVB_PIC_SIZE_OFFSET 0
#define BCHP_VICE2_REGSET_MISC_MBOX_INTERFACE_DWORD_01_SAMPLE_ASPECT_RATIO_OFFSET 4
#define BCHP_VICE2_REGSET_MISC_MBOX_INTERFACE_DWORD_02_PIC_INFO_OFFSET 8
#define BCHP_VICE2_REGSET_MISC_MBOX_INTERFACE_DWORD_03_ORIGINAL_PTS_OFFSET 12
#define BCHP_VICE2_REGSET_MISC_MBOX_INTERFACE_DWORD_04_STG_PICTURE_ID_OFFSET 16
#define BCHP_VICE2_REGSET_MISC_MBOX_INTERFACE_DWORD_05_BARDATA_INFO_OFFSET 20
#define BCHP_VICE2_REGSET_MISC_MBOX_INTERFACE_DWORD_06_FNRT_INFO_OFFSET 24
#define BCHP_VICE2_REGSET_MISC_MBOX_INTERFACE_SIZE 7
/* VICE2_REGSET_MISC :: MBOX :: MAJORREVISION [15:08] */
#define BCHP_VICE2_REGSET_MISC_MBOX_MAJORREVISION_MASK 0x0000ff00
#define BCHP_VICE2_REGSET_MISC_MBOX_MAJORREVISION_SHIFT 8
#define BCHP_VICE2_REGSET_MISC_MBOX_MAJORREVISION_ID 2
/* VICE2_REGSET_MISC :: MBOX :: MINORREVISION [07:00] */
#define BCHP_VICE2_REGSET_MISC_MBOX_MINORREVISION_MASK 0x000000ff
#define BCHP_VICE2_REGSET_MISC_MBOX_MINORREVISION_SHIFT 0
#define BCHP_VICE2_REGSET_MISC_MBOX_MINORREVISION_ID 0
/***************************************************************************
*XPT_PB
***************************************************************************/
/***************************************************************************
*DESCRIPTOR_ABSTRACT - Playback Linked-List Descriptor Abstract
***************************************************************************/
/* XPT_PB :: DESCRIPTOR_ABSTRACT :: DESCRIPTOR_FORMAT [31:00] */
#define BCHP_XPT_PB_DESCRIPTOR_ABSTRACT_DESCRIPTOR_FORMAT_MASK 0xffffffff
#define BCHP_XPT_PB_DESCRIPTOR_ABSTRACT_DESCRIPTOR_FORMAT_SHIFT 0
/***************************************************************************
*DESC_0 - Playback Linked-List Descriptor Word 0
***************************************************************************/
/* XPT_PB :: DESC_0 :: PB_BUFFER_START_ADDR [31:00] */
#define BCHP_XPT_PB_DESC_0_PB_BUFFER_START_ADDR_MASK 0xffffffff
#define BCHP_XPT_PB_DESC_0_PB_BUFFER_START_ADDR_SHIFT 0
/***************************************************************************
*DESC_1 - Playback Linked-List Descriptor Word 1
***************************************************************************/
/* XPT_PB :: DESC_1 :: PB_BUFFER_LENGTH [31:00] */
#define BCHP_XPT_PB_DESC_1_PB_BUFFER_LENGTH_MASK 0xffffffff
#define BCHP_XPT_PB_DESC_1_PB_BUFFER_LENGTH_SHIFT 0
/***************************************************************************
*DESC_2 - Playback Linked-List Descriptor Word 2
***************************************************************************/
/* XPT_PB :: DESC_2 :: PB_INTERRUPT_ENABLE [31:31] */
#define BCHP_XPT_PB_DESC_2_PB_INTERRUPT_ENABLE_MASK 0x80000000
#define BCHP_XPT_PB_DESC_2_PB_INTERRUPT_ENABLE_SHIFT 31
/* XPT_PB :: DESC_2 :: PB_FORCE_RESYNC [30:30] */
#define BCHP_XPT_PB_DESC_2_PB_FORCE_RESYNC_MASK 0x40000000
#define BCHP_XPT_PB_DESC_2_PB_FORCE_RESYNC_SHIFT 30
/* XPT_PB :: DESC_2 :: PB_HOST_DATA_INS_EN [29:29] */
#define BCHP_XPT_PB_DESC_2_PB_HOST_DATA_INS_EN_MASK 0x20000000
#define BCHP_XPT_PB_DESC_2_PB_HOST_DATA_INS_EN_SHIFT 29
/* XPT_PB :: DESC_2 :: PUSH_PARTIAL_PACKET [28:28] */
#define BCHP_XPT_PB_DESC_2_PUSH_PARTIAL_PACKET_MASK 0x10000000
#define BCHP_XPT_PB_DESC_2_PUSH_PARTIAL_PACKET_SHIFT 28
/* XPT_PB :: DESC_2 :: PB_DESC_TAG_ID [27:24] */
#define BCHP_XPT_PB_DESC_2_PB_DESC_TAG_ID_MASK 0x0f000000
#define BCHP_XPT_PB_DESC_2_PB_DESC_TAG_ID_SHIFT 24
/* XPT_PB :: DESC_2 :: PB_DESC_BAND_ID_EN [23:23] */
#define BCHP_XPT_PB_DESC_2_PB_DESC_BAND_ID_EN_MASK 0x00800000
#define BCHP_XPT_PB_DESC_2_PB_DESC_BAND_ID_EN_SHIFT 23
/* XPT_PB :: DESC_2 :: PB_DESC_PARSER_SEL [22:22] */
#define BCHP_XPT_PB_DESC_2_PB_DESC_PARSER_SEL_MASK 0x00400000
#define BCHP_XPT_PB_DESC_2_PB_DESC_PARSER_SEL_SHIFT 22
/* XPT_PB :: DESC_2 :: PB_DESC_BAND_ID [21:16] */
#define BCHP_XPT_PB_DESC_2_PB_DESC_BAND_ID_MASK 0x003f0000
#define BCHP_XPT_PB_DESC_2_PB_DESC_BAND_ID_SHIFT 16
/* XPT_PB :: DESC_2 :: reserved0 [15:00] */
#define BCHP_XPT_PB_DESC_2_reserved0_MASK 0x0000ffff
#define BCHP_XPT_PB_DESC_2_reserved0_SHIFT 0
/***************************************************************************
*DESC_3 - Playback Linked-List Descriptor Word 3
***************************************************************************/
/* XPT_PB :: DESC_3 :: PB_NEXT_DESC_ADDR [31:04] */
#define BCHP_XPT_PB_DESC_3_PB_NEXT_DESC_ADDR_MASK 0xfffffff0
#define BCHP_XPT_PB_DESC_3_PB_NEXT_DESC_ADDR_SHIFT 4
/* XPT_PB :: DESC_3 :: reserved0 [03:01] */
#define BCHP_XPT_PB_DESC_3_reserved0_MASK 0x0000000e
#define BCHP_XPT_PB_DESC_3_reserved0_SHIFT 1
/* XPT_PB :: DESC_3 :: PB_LAST_DESC_IND [00:00] */
#define BCHP_XPT_PB_DESC_3_PB_LAST_DESC_IND_MASK 0x00000001
#define BCHP_XPT_PB_DESC_3_PB_LAST_DESC_IND_SHIFT 0
/***************************************************************************
*DESC_4 - Playback Linked-List Descriptor Word 4
***************************************************************************/
/* XPT_PB :: DESC_4 :: reserved0 [31:00] */
#define BCHP_XPT_PB_DESC_4_reserved0_MASK 0xffffffff
#define BCHP_XPT_PB_DESC_4_reserved0_SHIFT 0
/***************************************************************************
*DESC_5 - Playback Linked-List Descriptor Word 5
***************************************************************************/
/* XPT_PB :: DESC_5 :: reserved0 [31:03] */
#define BCHP_XPT_PB_DESC_5_reserved0_MASK 0xfffffff8
#define BCHP_XPT_PB_DESC_5_reserved0_SHIFT 3
/* XPT_PB :: DESC_5 :: RANDOM_ACCESS_INDICATION [02:02] */
#define BCHP_XPT_PB_DESC_5_RANDOM_ACCESS_INDICATION_MASK 0x00000004
#define BCHP_XPT_PB_DESC_5_RANDOM_ACCESS_INDICATION_SHIFT 2
/* XPT_PB :: DESC_5 :: NEXT_PACKET_PACING_TIMESTAMP_VALID [01:01] */
#define BCHP_XPT_PB_DESC_5_NEXT_PACKET_PACING_TIMESTAMP_VALID_MASK 0x00000002
#define BCHP_XPT_PB_DESC_5_NEXT_PACKET_PACING_TIMESTAMP_VALID_SHIFT 1
/* XPT_PB :: DESC_5 :: PKT2PKT_PACING_TIMESTAMP_DELTA_VALID [00:00] */
#define BCHP_XPT_PB_DESC_5_PKT2PKT_PACING_TIMESTAMP_DELTA_VALID_MASK 0x00000001
#define BCHP_XPT_PB_DESC_5_PKT2PKT_PACING_TIMESTAMP_DELTA_VALID_SHIFT 0
/***************************************************************************
*DESC_6 - Playback Linked-List Descriptor Word 6
***************************************************************************/
/* XPT_PB :: DESC_6 :: NEXT_PACKET_PACING_TIMESTAMP [31:00] */
#define BCHP_XPT_PB_DESC_6_NEXT_PACKET_PACING_TIMESTAMP_MASK 0xffffffff
#define BCHP_XPT_PB_DESC_6_NEXT_PACKET_PACING_TIMESTAMP_SHIFT 0
/***************************************************************************
*DESC_7 - Playback Linked-List Descriptor Word 7
***************************************************************************/
/* XPT_PB :: DESC_7 :: PKT2PKT_PACING_TIMESTAMP_DELTA [31:00] */
#define BCHP_XPT_PB_DESC_7_PKT2PKT_PACING_TIMESTAMP_DELTA_MASK 0xffffffff
#define BCHP_XPT_PB_DESC_7_PKT2PKT_PACING_TIMESTAMP_DELTA_SHIFT 0
/***************************************************************************
*XPT_RAVE
***************************************************************************/
/***************************************************************************
*NOTEA_CONTEXT_SETUP_EXAMPLES - Context Setup Examples
***************************************************************************/
/* XPT_RAVE :: NOTEA_CONTEXT_SETUP_EXAMPLES :: CONTEXT_EXAMPLES [31:00] */
#define BCHP_XPT_RAVE_NOTEA_CONTEXT_SETUP_EXAMPLES_CONTEXT_EXAMPLES_MASK 0xffffffff
#define BCHP_XPT_RAVE_NOTEA_CONTEXT_SETUP_EXAMPLES_CONTEXT_EXAMPLES_SHIFT 0
/***************************************************************************
*NOTEB_STREAM_TYPE_SETUP - Stream Type Setup
***************************************************************************/
/* XPT_RAVE :: NOTEB_STREAM_TYPE_SETUP :: STREAM_TYPE_SETUP [31:00] */
#define BCHP_XPT_RAVE_NOTEB_STREAM_TYPE_SETUP_STREAM_TYPE_SETUP_MASK 0xffffffff
#define BCHP_XPT_RAVE_NOTEB_STREAM_TYPE_SETUP_STREAM_TYPE_SETUP_SHIFT 0
/***************************************************************************
*NOTEC_PES_LAYER_SELECTION - PES Layer Selection
***************************************************************************/
/* XPT_RAVE :: NOTEC_PES_LAYER_SELECTION :: PES_LAYER_SELECTION [31:00] */
#define BCHP_XPT_RAVE_NOTEC_PES_LAYER_SELECTION_PES_LAYER_SELECTION_MASK 0xffffffff
#define BCHP_XPT_RAVE_NOTEC_PES_LAYER_SELECTION_PES_LAYER_SELECTION_SHIFT 0
/***************************************************************************
*NOTED_ES_FORMAT_SELECTION_GENERAL - ES Format Selection - general
***************************************************************************/
/* XPT_RAVE :: NOTED_ES_FORMAT_SELECTION_GENERAL :: GENERAL_ES_FORMAT_SELECTION [31:00] */
#define BCHP_XPT_RAVE_NOTED_ES_FORMAT_SELECTION_GENERAL_GENERAL_ES_FORMAT_SELECTION_MASK 0xffffffff
#define BCHP_XPT_RAVE_NOTED_ES_FORMAT_SELECTION_GENERAL_GENERAL_ES_FORMAT_SELECTION_SHIFT 0
/***************************************************************************
*NOTEE_MPEG2_VIDEO_ES_SETUP - ES Setup - MPEG2 Video
***************************************************************************/
/* XPT_RAVE :: NOTEE_MPEG2_VIDEO_ES_SETUP :: MPEG2_VIDEO_ES_FORMAT [31:00] */
#define BCHP_XPT_RAVE_NOTEE_MPEG2_VIDEO_ES_SETUP_MPEG2_VIDEO_ES_FORMAT_MASK 0xffffffff
#define BCHP_XPT_RAVE_NOTEE_MPEG2_VIDEO_ES_SETUP_MPEG2_VIDEO_ES_FORMAT_SHIFT 0
/***************************************************************************
*NOTEF_AVC_VC1_VIDEO_ES_SETUP - ES Setup - AVC and VC1 Video
***************************************************************************/
/* XPT_RAVE :: NOTEF_AVC_VC1_VIDEO_ES_SETUP :: AVC_VC1_VIDEO_ES_FORMAT [31:00] */
#define BCHP_XPT_RAVE_NOTEF_AVC_VC1_VIDEO_ES_SETUP_AVC_VC1_VIDEO_ES_FORMAT_MASK 0xffffffff
#define BCHP_XPT_RAVE_NOTEF_AVC_VC1_VIDEO_ES_SETUP_AVC_VC1_VIDEO_ES_FORMAT_SHIFT 0
/***************************************************************************
*NOTEG_MPEG_AUDIO_ES_SETUP - ES Setup - MPEG Audio
***************************************************************************/
/* XPT_RAVE :: NOTEG_MPEG_AUDIO_ES_SETUP :: AUDIO_MPEG_ES_FORMAT [31:00] */
#define BCHP_XPT_RAVE_NOTEG_MPEG_AUDIO_ES_SETUP_AUDIO_MPEG_ES_FORMAT_MASK 0xffffffff
#define BCHP_XPT_RAVE_NOTEG_MPEG_AUDIO_ES_SETUP_AUDIO_MPEG_ES_FORMAT_SHIFT 0
/***************************************************************************
*NOTEH_AAC_AUDIO_ES_SETUP - ES Setup - AAC Audio
***************************************************************************/
/* XPT_RAVE :: NOTEH_AAC_AUDIO_ES_SETUP :: AUDIO_AAC_ES_FORMAT [31:00] */
#define BCHP_XPT_RAVE_NOTEH_AAC_AUDIO_ES_SETUP_AUDIO_AAC_ES_FORMAT_MASK 0xffffffff
#define BCHP_XPT_RAVE_NOTEH_AAC_AUDIO_ES_SETUP_AUDIO_AAC_ES_FORMAT_SHIFT 0
/***************************************************************************
*NOTEH_AC3_AUDIO_ES_SETUP - ES Setup - AC3 Audio
***************************************************************************/
/* XPT_RAVE :: NOTEH_AC3_AUDIO_ES_SETUP :: AUDIO_AC3_ES_FORMAT [31:00] */
#define BCHP_XPT_RAVE_NOTEH_AC3_AUDIO_ES_SETUP_AUDIO_AC3_ES_FORMAT_MASK 0xffffffff
#define BCHP_XPT_RAVE_NOTEH_AC3_AUDIO_ES_SETUP_AUDIO_AC3_ES_FORMAT_SHIFT 0
/***************************************************************************
*NOTEH_DVD_AC3_AUDIO_ES_SETUP - ES Setup - DVD_AC3 Audio
***************************************************************************/
/* XPT_RAVE :: NOTEH_DVD_AC3_AUDIO_ES_SETUP :: DVD_AUDIO_AC3_ES_FORMAT [31:00] */
#define BCHP_XPT_RAVE_NOTEH_DVD_AC3_AUDIO_ES_SETUP_DVD_AUDIO_AC3_ES_FORMAT_MASK 0xffffffff
#define BCHP_XPT_RAVE_NOTEH_DVD_AC3_AUDIO_ES_SETUP_DVD_AUDIO_AC3_ES_FORMAT_SHIFT 0
/***************************************************************************
*NOTEI_DVD_LPCM_AUDIO_ES_SETUP - ES Setup - DVD_LPCM Audio
***************************************************************************/
/* XPT_RAVE :: NOTEI_DVD_LPCM_AUDIO_ES_SETUP :: DVD_AUDIO_LPCM_ES_FORMAT [31:00] */
#define BCHP_XPT_RAVE_NOTEI_DVD_LPCM_AUDIO_ES_SETUP_DVD_AUDIO_LPCM_ES_FORMAT_MASK 0xffffffff
#define BCHP_XPT_RAVE_NOTEI_DVD_LPCM_AUDIO_ES_SETUP_DVD_AUDIO_LPCM_ES_FORMAT_SHIFT 0
/***************************************************************************
*NOTEJ_ENHANCED_AC3_AUDIO_ES_SETUP - ES Setup - AC3 Audio
***************************************************************************/
/* XPT_RAVE :: NOTEJ_ENHANCED_AC3_AUDIO_ES_SETUP :: AUDIO_ENHANCED_AC3_ES_FORMAT [31:00] */
#define BCHP_XPT_RAVE_NOTEJ_ENHANCED_AC3_AUDIO_ES_SETUP_AUDIO_ENHANCED_AC3_ES_FORMAT_MASK 0xffffffff
#define BCHP_XPT_RAVE_NOTEJ_ENHANCED_AC3_AUDIO_ES_SETUP_AUDIO_ENHANCED_AC3_ES_FORMAT_SHIFT 0
/***************************************************************************
*NOTEK_AAC_HE_AUDIO_ES_SETUP - ES Setup - AAC HE Audio
***************************************************************************/
/* XPT_RAVE :: NOTEK_AAC_HE_AUDIO_ES_SETUP :: AUDIO_AAC_HE_ES_FORMAT [31:00] */
#define BCHP_XPT_RAVE_NOTEK_AAC_HE_AUDIO_ES_SETUP_AUDIO_AAC_HE_ES_FORMAT_MASK 0xffffffff
#define BCHP_XPT_RAVE_NOTEK_AAC_HE_AUDIO_ES_SETUP_AUDIO_AAC_HE_ES_FORMAT_SHIFT 0
#endif /* #ifndef BCHP_COMMON_H__ */
/* End of File */