| /* |
| * Copyright (c) 2013-2015, Mellanox Technologies, Ltd. All rights reserved. |
| * |
| * This software is available to you under a choice of one of two |
| * licenses. You may choose to be licensed under the terms of the GNU |
| * General Public License (GPL) Version 2, available from the file |
| * COPYING in the main directory of this source tree, or the |
| * OpenIB.org BSD license below: |
| * |
| * Redistribution and use in source and binary forms, with or |
| * without modification, are permitted provided that the following |
| * conditions are met: |
| * |
| * - Redistributions of source code must retain the above |
| * copyright notice, this list of conditions and the following |
| * disclaimer. |
| * |
| * - Redistributions in binary form must reproduce the above |
| * copyright notice, this list of conditions and the following |
| * disclaimer in the documentation and/or other materials |
| * provided with the distribution. |
| * |
| * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND |
| * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS |
| * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN |
| * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN |
| * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE |
| * SOFTWARE. |
| */ |
| #ifndef MLX5_IFC_H |
| #define MLX5_IFC_H |
| |
| enum { |
| MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS = 0x0, |
| MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED = 0x1, |
| MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED = 0x2, |
| MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED = 0x3, |
| MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED = 0x13, |
| MLX5_EVENT_TYPE_CODING_SRQ_LIMIT = 0x14, |
| MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED = 0x1c, |
| MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION = 0x1d, |
| MLX5_EVENT_TYPE_CODING_CQ_ERROR = 0x4, |
| MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR = 0x5, |
| MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED = 0x7, |
| MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT = 0xc, |
| MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR = 0x10, |
| MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR = 0x11, |
| MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR = 0x12, |
| MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR = 0x8, |
| MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE = 0x9, |
| MLX5_EVENT_TYPE_CODING_GPIO_EVENT = 0x15, |
| MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19, |
| MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a, |
| MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT = 0x1b, |
| MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT = 0x1f, |
| MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION = 0xa, |
| MLX5_EVENT_TYPE_CODING_PAGE_REQUEST = 0xb |
| }; |
| |
| enum { |
| MLX5_MODIFY_TIR_BITMASK_LRO = 0x0, |
| MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE = 0x1, |
| MLX5_MODIFY_TIR_BITMASK_HASH = 0x2, |
| MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN = 0x3 |
| }; |
| |
| enum { |
| MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE = 0x0, |
| MLX5_SET_HCA_CAP_OP_MOD_ATOMIC = 0x3, |
| }; |
| |
| enum { |
| MLX5_CMD_OP_QUERY_HCA_CAP = 0x100, |
| MLX5_CMD_OP_QUERY_ADAPTER = 0x101, |
| MLX5_CMD_OP_INIT_HCA = 0x102, |
| MLX5_CMD_OP_TEARDOWN_HCA = 0x103, |
| MLX5_CMD_OP_ENABLE_HCA = 0x104, |
| MLX5_CMD_OP_DISABLE_HCA = 0x105, |
| MLX5_CMD_OP_QUERY_PAGES = 0x107, |
| MLX5_CMD_OP_MANAGE_PAGES = 0x108, |
| MLX5_CMD_OP_SET_HCA_CAP = 0x109, |
| MLX5_CMD_OP_QUERY_ISSI = 0x10a, |
| MLX5_CMD_OP_SET_ISSI = 0x10b, |
| MLX5_CMD_OP_CREATE_MKEY = 0x200, |
| MLX5_CMD_OP_QUERY_MKEY = 0x201, |
| MLX5_CMD_OP_DESTROY_MKEY = 0x202, |
| MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS = 0x203, |
| MLX5_CMD_OP_PAGE_FAULT_RESUME = 0x204, |
| MLX5_CMD_OP_CREATE_EQ = 0x301, |
| MLX5_CMD_OP_DESTROY_EQ = 0x302, |
| MLX5_CMD_OP_QUERY_EQ = 0x303, |
| MLX5_CMD_OP_GEN_EQE = 0x304, |
| MLX5_CMD_OP_CREATE_CQ = 0x400, |
| MLX5_CMD_OP_DESTROY_CQ = 0x401, |
| MLX5_CMD_OP_QUERY_CQ = 0x402, |
| MLX5_CMD_OP_MODIFY_CQ = 0x403, |
| MLX5_CMD_OP_CREATE_QP = 0x500, |
| MLX5_CMD_OP_DESTROY_QP = 0x501, |
| MLX5_CMD_OP_RST2INIT_QP = 0x502, |
| MLX5_CMD_OP_INIT2RTR_QP = 0x503, |
| MLX5_CMD_OP_RTR2RTS_QP = 0x504, |
| MLX5_CMD_OP_RTS2RTS_QP = 0x505, |
| MLX5_CMD_OP_SQERR2RTS_QP = 0x506, |
| MLX5_CMD_OP_2ERR_QP = 0x507, |
| MLX5_CMD_OP_2RST_QP = 0x50a, |
| MLX5_CMD_OP_QUERY_QP = 0x50b, |
| MLX5_CMD_OP_SQD_RTS_QP = 0x50c, |
| MLX5_CMD_OP_INIT2INIT_QP = 0x50e, |
| MLX5_CMD_OP_CREATE_PSV = 0x600, |
| MLX5_CMD_OP_DESTROY_PSV = 0x601, |
| MLX5_CMD_OP_CREATE_SRQ = 0x700, |
| MLX5_CMD_OP_DESTROY_SRQ = 0x701, |
| MLX5_CMD_OP_QUERY_SRQ = 0x702, |
| MLX5_CMD_OP_ARM_RQ = 0x703, |
| MLX5_CMD_OP_CREATE_XRC_SRQ = 0x705, |
| MLX5_CMD_OP_DESTROY_XRC_SRQ = 0x706, |
| MLX5_CMD_OP_QUERY_XRC_SRQ = 0x707, |
| MLX5_CMD_OP_ARM_XRC_SRQ = 0x708, |
| MLX5_CMD_OP_CREATE_DCT = 0x710, |
| MLX5_CMD_OP_DESTROY_DCT = 0x711, |
| MLX5_CMD_OP_DRAIN_DCT = 0x712, |
| MLX5_CMD_OP_QUERY_DCT = 0x713, |
| MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION = 0x714, |
| MLX5_CMD_OP_QUERY_VPORT_STATE = 0x750, |
| MLX5_CMD_OP_MODIFY_VPORT_STATE = 0x751, |
| MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT = 0x752, |
| MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT = 0x753, |
| MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT = 0x754, |
| MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT = 0x755, |
| MLX5_CMD_OP_QUERY_ROCE_ADDRESS = 0x760, |
| MLX5_CMD_OP_SET_ROCE_ADDRESS = 0x761, |
| MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT = 0x762, |
| MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT = 0x763, |
| MLX5_CMD_OP_QUERY_HCA_VPORT_GID = 0x764, |
| MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY = 0x765, |
| MLX5_CMD_OP_QUERY_VPORT_COUNTER = 0x770, |
| MLX5_CMD_OP_ALLOC_Q_COUNTER = 0x771, |
| MLX5_CMD_OP_DEALLOC_Q_COUNTER = 0x772, |
| MLX5_CMD_OP_QUERY_Q_COUNTER = 0x773, |
| MLX5_CMD_OP_ALLOC_PD = 0x800, |
| MLX5_CMD_OP_DEALLOC_PD = 0x801, |
| MLX5_CMD_OP_ALLOC_UAR = 0x802, |
| MLX5_CMD_OP_DEALLOC_UAR = 0x803, |
| MLX5_CMD_OP_CONFIG_INT_MODERATION = 0x804, |
| MLX5_CMD_OP_ACCESS_REG = 0x805, |
| MLX5_CMD_OP_ATTACH_TO_MCG = 0x806, |
| MLX5_CMD_OP_DETTACH_FROM_MCG = 0x807, |
| MLX5_CMD_OP_GET_DROPPED_PACKET_LOG = 0x80a, |
| MLX5_CMD_OP_MAD_IFC = 0x50d, |
| MLX5_CMD_OP_QUERY_MAD_DEMUX = 0x80b, |
| MLX5_CMD_OP_SET_MAD_DEMUX = 0x80c, |
| MLX5_CMD_OP_NOP = 0x80d, |
| MLX5_CMD_OP_ALLOC_XRCD = 0x80e, |
| MLX5_CMD_OP_DEALLOC_XRCD = 0x80f, |
| MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN = 0x816, |
| MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN = 0x817, |
| MLX5_CMD_OP_QUERY_CONG_STATUS = 0x822, |
| MLX5_CMD_OP_MODIFY_CONG_STATUS = 0x823, |
| MLX5_CMD_OP_QUERY_CONG_PARAMS = 0x824, |
| MLX5_CMD_OP_MODIFY_CONG_PARAMS = 0x825, |
| MLX5_CMD_OP_QUERY_CONG_STATISTICS = 0x826, |
| MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT = 0x827, |
| MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT = 0x828, |
| MLX5_CMD_OP_SET_L2_TABLE_ENTRY = 0x829, |
| MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY = 0x82a, |
| MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY = 0x82b, |
| MLX5_CMD_OP_SET_WOL_ROL = 0x830, |
| MLX5_CMD_OP_QUERY_WOL_ROL = 0x831, |
| MLX5_CMD_OP_CREATE_TIR = 0x900, |
| MLX5_CMD_OP_MODIFY_TIR = 0x901, |
| MLX5_CMD_OP_DESTROY_TIR = 0x902, |
| MLX5_CMD_OP_QUERY_TIR = 0x903, |
| MLX5_CMD_OP_CREATE_SQ = 0x904, |
| MLX5_CMD_OP_MODIFY_SQ = 0x905, |
| MLX5_CMD_OP_DESTROY_SQ = 0x906, |
| MLX5_CMD_OP_QUERY_SQ = 0x907, |
| MLX5_CMD_OP_CREATE_RQ = 0x908, |
| MLX5_CMD_OP_MODIFY_RQ = 0x909, |
| MLX5_CMD_OP_DESTROY_RQ = 0x90a, |
| MLX5_CMD_OP_QUERY_RQ = 0x90b, |
| MLX5_CMD_OP_CREATE_RMP = 0x90c, |
| MLX5_CMD_OP_MODIFY_RMP = 0x90d, |
| MLX5_CMD_OP_DESTROY_RMP = 0x90e, |
| MLX5_CMD_OP_QUERY_RMP = 0x90f, |
| MLX5_CMD_OP_CREATE_TIS = 0x912, |
| MLX5_CMD_OP_MODIFY_TIS = 0x913, |
| MLX5_CMD_OP_DESTROY_TIS = 0x914, |
| MLX5_CMD_OP_QUERY_TIS = 0x915, |
| MLX5_CMD_OP_CREATE_RQT = 0x916, |
| MLX5_CMD_OP_MODIFY_RQT = 0x917, |
| MLX5_CMD_OP_DESTROY_RQT = 0x918, |
| MLX5_CMD_OP_QUERY_RQT = 0x919, |
| MLX5_CMD_OP_SET_FLOW_TABLE_ROOT = 0x92f, |
| MLX5_CMD_OP_CREATE_FLOW_TABLE = 0x930, |
| MLX5_CMD_OP_DESTROY_FLOW_TABLE = 0x931, |
| MLX5_CMD_OP_QUERY_FLOW_TABLE = 0x932, |
| MLX5_CMD_OP_CREATE_FLOW_GROUP = 0x933, |
| MLX5_CMD_OP_DESTROY_FLOW_GROUP = 0x934, |
| MLX5_CMD_OP_QUERY_FLOW_GROUP = 0x935, |
| MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY = 0x936, |
| MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY = 0x937, |
| MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY = 0x938, |
| MLX5_CMD_OP_ALLOC_FLOW_COUNTER = 0x939, |
| MLX5_CMD_OP_DEALLOC_FLOW_COUNTER = 0x93a, |
| MLX5_CMD_OP_QUERY_FLOW_COUNTER = 0x93b, |
| MLX5_CMD_OP_MODIFY_FLOW_TABLE = 0x93c, |
| MLX5_CMD_OP_MAX |
| }; |
| |
| struct mlx5_ifc_flow_table_fields_supported_bits { |
| u8 outer_dmac[0x1]; |
| u8 outer_smac[0x1]; |
| u8 outer_ether_type[0x1]; |
| u8 reserved_at_3[0x1]; |
| u8 outer_first_prio[0x1]; |
| u8 outer_first_cfi[0x1]; |
| u8 outer_first_vid[0x1]; |
| u8 reserved_at_7[0x1]; |
| u8 outer_second_prio[0x1]; |
| u8 outer_second_cfi[0x1]; |
| u8 outer_second_vid[0x1]; |
| u8 reserved_at_b[0x1]; |
| u8 outer_sip[0x1]; |
| u8 outer_dip[0x1]; |
| u8 outer_frag[0x1]; |
| u8 outer_ip_protocol[0x1]; |
| u8 outer_ip_ecn[0x1]; |
| u8 outer_ip_dscp[0x1]; |
| u8 outer_udp_sport[0x1]; |
| u8 outer_udp_dport[0x1]; |
| u8 outer_tcp_sport[0x1]; |
| u8 outer_tcp_dport[0x1]; |
| u8 outer_tcp_flags[0x1]; |
| u8 outer_gre_protocol[0x1]; |
| u8 outer_gre_key[0x1]; |
| u8 outer_vxlan_vni[0x1]; |
| u8 reserved_at_1a[0x5]; |
| u8 source_eswitch_port[0x1]; |
| |
| u8 inner_dmac[0x1]; |
| u8 inner_smac[0x1]; |
| u8 inner_ether_type[0x1]; |
| u8 reserved_at_23[0x1]; |
| u8 inner_first_prio[0x1]; |
| u8 inner_first_cfi[0x1]; |
| u8 inner_first_vid[0x1]; |
| u8 reserved_at_27[0x1]; |
| u8 inner_second_prio[0x1]; |
| u8 inner_second_cfi[0x1]; |
| u8 inner_second_vid[0x1]; |
| u8 reserved_at_2b[0x1]; |
| u8 inner_sip[0x1]; |
| u8 inner_dip[0x1]; |
| u8 inner_frag[0x1]; |
| u8 inner_ip_protocol[0x1]; |
| u8 inner_ip_ecn[0x1]; |
| u8 inner_ip_dscp[0x1]; |
| u8 inner_udp_sport[0x1]; |
| u8 inner_udp_dport[0x1]; |
| u8 inner_tcp_sport[0x1]; |
| u8 inner_tcp_dport[0x1]; |
| u8 inner_tcp_flags[0x1]; |
| u8 reserved_at_37[0x9]; |
| |
| u8 reserved_at_40[0x40]; |
| }; |
| |
| struct mlx5_ifc_flow_table_prop_layout_bits { |
| u8 ft_support[0x1]; |
| u8 reserved_at_1[0x1]; |
| u8 flow_counter[0x1]; |
| u8 flow_modify_en[0x1]; |
| u8 modify_root[0x1]; |
| u8 identified_miss_table_mode[0x1]; |
| u8 flow_table_modify[0x1]; |
| u8 reserved_at_7[0x19]; |
| |
| u8 reserved_at_20[0x2]; |
| u8 log_max_ft_size[0x6]; |
| u8 reserved_at_28[0x10]; |
| u8 max_ft_level[0x8]; |
| |
| u8 reserved_at_40[0x20]; |
| |
| u8 reserved_at_60[0x18]; |
| u8 log_max_ft_num[0x8]; |
| |
| u8 reserved_at_80[0x18]; |
| u8 log_max_destination[0x8]; |
| |
| u8 reserved_at_a0[0x18]; |
| u8 log_max_flow[0x8]; |
| |
| u8 reserved_at_c0[0x40]; |
| |
| struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support; |
| |
| struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support; |
| }; |
| |
| struct mlx5_ifc_odp_per_transport_service_cap_bits { |
| u8 send[0x1]; |
| u8 receive[0x1]; |
| u8 write[0x1]; |
| u8 read[0x1]; |
| u8 reserved_at_4[0x1]; |
| u8 srq_receive[0x1]; |
| u8 reserved_at_6[0x1a]; |
| }; |
| |
| struct mlx5_ifc_ipv4_layout_bits { |
| u8 reserved_at_0[0x60]; |
| |
| u8 ipv4[0x20]; |
| }; |
| |
| struct mlx5_ifc_ipv6_layout_bits { |
| u8 ipv6[16][0x8]; |
| }; |
| |
| union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits { |
| struct mlx5_ifc_ipv6_layout_bits ipv6_layout; |
| struct mlx5_ifc_ipv4_layout_bits ipv4_layout; |
| u8 reserved_at_0[0x80]; |
| }; |
| |
| struct mlx5_ifc_fte_match_set_lyr_2_4_bits { |
| u8 smac_47_16[0x20]; |
| |
| u8 smac_15_0[0x10]; |
| u8 ethertype[0x10]; |
| |
| u8 dmac_47_16[0x20]; |
| |
| u8 dmac_15_0[0x10]; |
| u8 first_prio[0x3]; |
| u8 first_cfi[0x1]; |
| u8 first_vid[0xc]; |
| |
| u8 ip_protocol[0x8]; |
| u8 ip_dscp[0x6]; |
| u8 ip_ecn[0x2]; |
| u8 vlan_tag[0x1]; |
| u8 reserved_at_91[0x1]; |
| u8 frag[0x1]; |
| u8 reserved_at_93[0x4]; |
| u8 tcp_flags[0x9]; |
| |
| u8 tcp_sport[0x10]; |
| u8 tcp_dport[0x10]; |
| |
| u8 reserved_at_c0[0x20]; |
| |
| u8 udp_sport[0x10]; |
| u8 udp_dport[0x10]; |
| |
| union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6; |
| |
| union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6; |
| }; |
| |
| struct mlx5_ifc_fte_match_set_misc_bits { |
| u8 reserved_at_0[0x20]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 source_port[0x10]; |
| |
| u8 outer_second_prio[0x3]; |
| u8 outer_second_cfi[0x1]; |
| u8 outer_second_vid[0xc]; |
| u8 inner_second_prio[0x3]; |
| u8 inner_second_cfi[0x1]; |
| u8 inner_second_vid[0xc]; |
| |
| u8 outer_second_vlan_tag[0x1]; |
| u8 inner_second_vlan_tag[0x1]; |
| u8 reserved_at_62[0xe]; |
| u8 gre_protocol[0x10]; |
| |
| u8 gre_key_h[0x18]; |
| u8 gre_key_l[0x8]; |
| |
| u8 vxlan_vni[0x18]; |
| u8 reserved_at_b8[0x8]; |
| |
| u8 reserved_at_c0[0x20]; |
| |
| u8 reserved_at_e0[0xc]; |
| u8 outer_ipv6_flow_label[0x14]; |
| |
| u8 reserved_at_100[0xc]; |
| u8 inner_ipv6_flow_label[0x14]; |
| |
| u8 reserved_at_120[0xe0]; |
| }; |
| |
| struct mlx5_ifc_cmd_pas_bits { |
| u8 pa_h[0x20]; |
| |
| u8 pa_l[0x14]; |
| u8 reserved_at_34[0xc]; |
| }; |
| |
| struct mlx5_ifc_uint64_bits { |
| u8 hi[0x20]; |
| |
| u8 lo[0x20]; |
| }; |
| |
| enum { |
| MLX5_ADS_STAT_RATE_NO_LIMIT = 0x0, |
| MLX5_ADS_STAT_RATE_2_5GBPS = 0x7, |
| MLX5_ADS_STAT_RATE_10GBPS = 0x8, |
| MLX5_ADS_STAT_RATE_30GBPS = 0x9, |
| MLX5_ADS_STAT_RATE_5GBPS = 0xa, |
| MLX5_ADS_STAT_RATE_20GBPS = 0xb, |
| MLX5_ADS_STAT_RATE_40GBPS = 0xc, |
| MLX5_ADS_STAT_RATE_60GBPS = 0xd, |
| MLX5_ADS_STAT_RATE_80GBPS = 0xe, |
| MLX5_ADS_STAT_RATE_120GBPS = 0xf, |
| }; |
| |
| struct mlx5_ifc_ads_bits { |
| u8 fl[0x1]; |
| u8 free_ar[0x1]; |
| u8 reserved_at_2[0xe]; |
| u8 pkey_index[0x10]; |
| |
| u8 reserved_at_20[0x8]; |
| u8 grh[0x1]; |
| u8 mlid[0x7]; |
| u8 rlid[0x10]; |
| |
| u8 ack_timeout[0x5]; |
| u8 reserved_at_45[0x3]; |
| u8 src_addr_index[0x8]; |
| u8 reserved_at_50[0x4]; |
| u8 stat_rate[0x4]; |
| u8 hop_limit[0x8]; |
| |
| u8 reserved_at_60[0x4]; |
| u8 tclass[0x8]; |
| u8 flow_label[0x14]; |
| |
| u8 rgid_rip[16][0x8]; |
| |
| u8 reserved_at_100[0x4]; |
| u8 f_dscp[0x1]; |
| u8 f_ecn[0x1]; |
| u8 reserved_at_106[0x1]; |
| u8 f_eth_prio[0x1]; |
| u8 ecn[0x2]; |
| u8 dscp[0x6]; |
| u8 udp_sport[0x10]; |
| |
| u8 dei_cfi[0x1]; |
| u8 eth_prio[0x3]; |
| u8 sl[0x4]; |
| u8 port[0x8]; |
| u8 rmac_47_32[0x10]; |
| |
| u8 rmac_31_0[0x20]; |
| }; |
| |
| struct mlx5_ifc_flow_table_nic_cap_bits { |
| u8 nic_rx_multi_path_tirs[0x1]; |
| u8 reserved_at_1[0x1ff]; |
| |
| struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive; |
| |
| u8 reserved_at_400[0x200]; |
| |
| struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer; |
| |
| struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit; |
| |
| u8 reserved_at_a00[0x200]; |
| |
| struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer; |
| |
| u8 reserved_at_e00[0x7200]; |
| }; |
| |
| struct mlx5_ifc_flow_table_eswitch_cap_bits { |
| u8 reserved_at_0[0x200]; |
| |
| struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb; |
| |
| struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress; |
| |
| struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress; |
| |
| u8 reserved_at_800[0x7800]; |
| }; |
| |
| struct mlx5_ifc_e_switch_cap_bits { |
| u8 vport_svlan_strip[0x1]; |
| u8 vport_cvlan_strip[0x1]; |
| u8 vport_svlan_insert[0x1]; |
| u8 vport_cvlan_insert_if_not_exist[0x1]; |
| u8 vport_cvlan_insert_overwrite[0x1]; |
| u8 reserved_at_5[0x19]; |
| u8 nic_vport_node_guid_modify[0x1]; |
| u8 nic_vport_port_guid_modify[0x1]; |
| |
| u8 reserved_at_20[0x7e0]; |
| }; |
| |
| struct mlx5_ifc_per_protocol_networking_offload_caps_bits { |
| u8 csum_cap[0x1]; |
| u8 vlan_cap[0x1]; |
| u8 lro_cap[0x1]; |
| u8 lro_psh_flag[0x1]; |
| u8 lro_time_stamp[0x1]; |
| u8 reserved_at_5[0x3]; |
| u8 self_lb_en_modifiable[0x1]; |
| u8 reserved_at_9[0x2]; |
| u8 max_lso_cap[0x5]; |
| u8 reserved_at_10[0x4]; |
| u8 rss_ind_tbl_cap[0x4]; |
| u8 reg_umr_sq[0x1]; |
| u8 scatter_fcs[0x1]; |
| u8 reserved_at_1a[0x1]; |
| u8 tunnel_lso_const_out_ip_id[0x1]; |
| u8 reserved_at_1c[0x2]; |
| u8 tunnel_statless_gre[0x1]; |
| u8 tunnel_stateless_vxlan[0x1]; |
| |
| u8 reserved_at_20[0x20]; |
| |
| u8 reserved_at_40[0x10]; |
| u8 lro_min_mss_size[0x10]; |
| |
| u8 reserved_at_60[0x120]; |
| |
| u8 lro_timer_supported_periods[4][0x20]; |
| |
| u8 reserved_at_200[0x600]; |
| }; |
| |
| struct mlx5_ifc_roce_cap_bits { |
| u8 roce_apm[0x1]; |
| u8 reserved_at_1[0x1f]; |
| |
| u8 reserved_at_20[0x60]; |
| |
| u8 reserved_at_80[0xc]; |
| u8 l3_type[0x4]; |
| u8 reserved_at_90[0x8]; |
| u8 roce_version[0x8]; |
| |
| u8 reserved_at_a0[0x10]; |
| u8 r_roce_dest_udp_port[0x10]; |
| |
| u8 r_roce_max_src_udp_port[0x10]; |
| u8 r_roce_min_src_udp_port[0x10]; |
| |
| u8 reserved_at_e0[0x10]; |
| u8 roce_address_table_size[0x10]; |
| |
| u8 reserved_at_100[0x700]; |
| }; |
| |
| enum { |
| MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE = 0x0, |
| MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES = 0x2, |
| MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES = 0x4, |
| MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES = 0x8, |
| MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES = 0x10, |
| MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES = 0x20, |
| MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES = 0x40, |
| MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES = 0x80, |
| MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES = 0x100, |
| }; |
| |
| enum { |
| MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE = 0x1, |
| MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES = 0x2, |
| MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES = 0x4, |
| MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES = 0x8, |
| MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES = 0x10, |
| MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES = 0x20, |
| MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES = 0x40, |
| MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES = 0x80, |
| MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES = 0x100, |
| }; |
| |
| struct mlx5_ifc_atomic_caps_bits { |
| u8 reserved_at_0[0x40]; |
| |
| u8 atomic_req_8B_endianess_mode[0x2]; |
| u8 reserved_at_42[0x4]; |
| u8 supported_atomic_req_8B_endianess_mode_1[0x1]; |
| |
| u8 reserved_at_47[0x19]; |
| |
| u8 reserved_at_60[0x20]; |
| |
| u8 reserved_at_80[0x10]; |
| u8 atomic_operations[0x10]; |
| |
| u8 reserved_at_a0[0x10]; |
| u8 atomic_size_qp[0x10]; |
| |
| u8 reserved_at_c0[0x10]; |
| u8 atomic_size_dc[0x10]; |
| |
| u8 reserved_at_e0[0x720]; |
| }; |
| |
| struct mlx5_ifc_odp_cap_bits { |
| u8 reserved_at_0[0x40]; |
| |
| u8 sig[0x1]; |
| u8 reserved_at_41[0x1f]; |
| |
| u8 reserved_at_60[0x20]; |
| |
| struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps; |
| |
| struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps; |
| |
| struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps; |
| |
| u8 reserved_at_e0[0x720]; |
| }; |
| |
| struct mlx5_ifc_calc_op { |
| u8 reserved_at_0[0x10]; |
| u8 reserved_at_10[0x9]; |
| u8 op_swap_endianness[0x1]; |
| u8 op_min[0x1]; |
| u8 op_xor[0x1]; |
| u8 op_or[0x1]; |
| u8 op_and[0x1]; |
| u8 op_max[0x1]; |
| u8 op_add[0x1]; |
| }; |
| |
| struct mlx5_ifc_vector_calc_cap_bits { |
| u8 calc_matrix[0x1]; |
| u8 reserved_at_1[0x1f]; |
| u8 reserved_at_20[0x8]; |
| u8 max_vec_count[0x8]; |
| u8 reserved_at_30[0xd]; |
| u8 max_chunk_size[0x3]; |
| struct mlx5_ifc_calc_op calc0; |
| struct mlx5_ifc_calc_op calc1; |
| struct mlx5_ifc_calc_op calc2; |
| struct mlx5_ifc_calc_op calc3; |
| |
| u8 reserved_at_e0[0x720]; |
| }; |
| |
| enum { |
| MLX5_WQ_TYPE_LINKED_LIST = 0x0, |
| MLX5_WQ_TYPE_CYCLIC = 0x1, |
| MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2, |
| }; |
| |
| enum { |
| MLX5_WQ_END_PAD_MODE_NONE = 0x0, |
| MLX5_WQ_END_PAD_MODE_ALIGN = 0x1, |
| }; |
| |
| enum { |
| MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES = 0x0, |
| MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES = 0x1, |
| MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES = 0x2, |
| MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES = 0x3, |
| MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES = 0x4, |
| }; |
| |
| enum { |
| MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES = 0x0, |
| MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES = 0x1, |
| MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES = 0x2, |
| MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES = 0x3, |
| MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES = 0x4, |
| MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES = 0x5, |
| }; |
| |
| enum { |
| MLX5_CMD_HCA_CAP_PORT_TYPE_IB = 0x0, |
| MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET = 0x1, |
| }; |
| |
| enum { |
| MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED = 0x0, |
| MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE = 0x1, |
| MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED = 0x3, |
| }; |
| |
| enum { |
| MLX5_CAP_PORT_TYPE_IB = 0x0, |
| MLX5_CAP_PORT_TYPE_ETH = 0x1, |
| }; |
| |
| struct mlx5_ifc_cmd_hca_cap_bits { |
| u8 reserved_at_0[0x80]; |
| |
| u8 log_max_srq_sz[0x8]; |
| u8 log_max_qp_sz[0x8]; |
| u8 reserved_at_90[0xb]; |
| u8 log_max_qp[0x5]; |
| |
| u8 reserved_at_a0[0xb]; |
| u8 log_max_srq[0x5]; |
| u8 reserved_at_b0[0x10]; |
| |
| u8 reserved_at_c0[0x8]; |
| u8 log_max_cq_sz[0x8]; |
| u8 reserved_at_d0[0xb]; |
| u8 log_max_cq[0x5]; |
| |
| u8 log_max_eq_sz[0x8]; |
| u8 reserved_at_e8[0x2]; |
| u8 log_max_mkey[0x6]; |
| u8 reserved_at_f0[0xc]; |
| u8 log_max_eq[0x4]; |
| |
| u8 max_indirection[0x8]; |
| u8 reserved_at_108[0x1]; |
| u8 log_max_mrw_sz[0x7]; |
| u8 reserved_at_110[0x2]; |
| u8 log_max_bsf_list_size[0x6]; |
| u8 reserved_at_118[0x2]; |
| u8 log_max_klm_list_size[0x6]; |
| |
| u8 reserved_at_120[0xa]; |
| u8 log_max_ra_req_dc[0x6]; |
| u8 reserved_at_130[0xa]; |
| u8 log_max_ra_res_dc[0x6]; |
| |
| u8 reserved_at_140[0xa]; |
| u8 log_max_ra_req_qp[0x6]; |
| u8 reserved_at_150[0xa]; |
| u8 log_max_ra_res_qp[0x6]; |
| |
| u8 pad_cap[0x1]; |
| u8 cc_query_allowed[0x1]; |
| u8 cc_modify_allowed[0x1]; |
| u8 reserved_at_163[0xd]; |
| u8 gid_table_size[0x10]; |
| |
| u8 out_of_seq_cnt[0x1]; |
| u8 vport_counters[0x1]; |
| u8 reserved_at_182[0x4]; |
| u8 max_qp_cnt[0xa]; |
| u8 pkey_table_size[0x10]; |
| |
| u8 vport_group_manager[0x1]; |
| u8 vhca_group_manager[0x1]; |
| u8 ib_virt[0x1]; |
| u8 eth_virt[0x1]; |
| u8 reserved_at_1a4[0x1]; |
| u8 ets[0x1]; |
| u8 nic_flow_table[0x1]; |
| u8 eswitch_flow_table[0x1]; |
| u8 early_vf_enable[0x1]; |
| u8 reserved_at_1a9[0x2]; |
| u8 local_ca_ack_delay[0x5]; |
| u8 reserved_at_1af[0x2]; |
| u8 ports_check[0x1]; |
| u8 reserved_at_1b2[0x1]; |
| u8 disable_link_up[0x1]; |
| u8 beacon_led[0x1]; |
| u8 port_type[0x2]; |
| u8 num_ports[0x8]; |
| |
| u8 reserved_at_1c0[0x3]; |
| u8 log_max_msg[0x5]; |
| u8 reserved_at_1c8[0x4]; |
| u8 max_tc[0x4]; |
| u8 reserved_at_1d0[0x6]; |
| u8 rol_s[0x1]; |
| u8 rol_g[0x1]; |
| u8 reserved_at_1d8[0x1]; |
| u8 wol_s[0x1]; |
| u8 wol_g[0x1]; |
| u8 wol_a[0x1]; |
| u8 wol_b[0x1]; |
| u8 wol_m[0x1]; |
| u8 wol_u[0x1]; |
| u8 wol_p[0x1]; |
| |
| u8 stat_rate_support[0x10]; |
| u8 reserved_at_1f0[0xc]; |
| u8 cqe_version[0x4]; |
| |
| u8 compact_address_vector[0x1]; |
| u8 striding_rq[0x1]; |
| u8 reserved_at_201[0x2]; |
| u8 ipoib_basic_offloads[0x1]; |
| u8 reserved_at_205[0xa]; |
| u8 drain_sigerr[0x1]; |
| u8 cmdif_checksum[0x2]; |
| u8 sigerr_cqe[0x1]; |
| u8 reserved_at_213[0x1]; |
| u8 wq_signature[0x1]; |
| u8 sctr_data_cqe[0x1]; |
| u8 reserved_at_216[0x1]; |
| u8 sho[0x1]; |
| u8 tph[0x1]; |
| u8 rf[0x1]; |
| u8 dct[0x1]; |
| u8 reserved_at_21b[0x1]; |
| u8 eth_net_offloads[0x1]; |
| u8 roce[0x1]; |
| u8 atomic[0x1]; |
| u8 reserved_at_21f[0x1]; |
| |
| u8 cq_oi[0x1]; |
| u8 cq_resize[0x1]; |
| u8 cq_moderation[0x1]; |
| u8 reserved_at_223[0x3]; |
| u8 cq_eq_remap[0x1]; |
| u8 pg[0x1]; |
| u8 block_lb_mc[0x1]; |
| u8 reserved_at_229[0x1]; |
| u8 scqe_break_moderation[0x1]; |
| u8 cq_period_start_from_cqe[0x1]; |
| u8 cd[0x1]; |
| u8 reserved_at_22d[0x1]; |
| u8 apm[0x1]; |
| u8 vector_calc[0x1]; |
| u8 umr_ptr_rlky[0x1]; |
| u8 imaicl[0x1]; |
| u8 reserved_at_232[0x4]; |
| u8 qkv[0x1]; |
| u8 pkv[0x1]; |
| u8 set_deth_sqpn[0x1]; |
| u8 reserved_at_239[0x3]; |
| u8 xrc[0x1]; |
| u8 ud[0x1]; |
| u8 uc[0x1]; |
| u8 rc[0x1]; |
| |
| u8 reserved_at_240[0xa]; |
| u8 uar_sz[0x6]; |
| u8 reserved_at_250[0x8]; |
| u8 log_pg_sz[0x8]; |
| |
| u8 bf[0x1]; |
| u8 reserved_at_261[0x1]; |
| u8 pad_tx_eth_packet[0x1]; |
| u8 reserved_at_263[0x8]; |
| u8 log_bf_reg_size[0x5]; |
| u8 reserved_at_270[0x10]; |
| |
| u8 reserved_at_280[0x10]; |
| u8 max_wqe_sz_sq[0x10]; |
| |
| u8 reserved_at_2a0[0x10]; |
| u8 max_wqe_sz_rq[0x10]; |
| |
| u8 reserved_at_2c0[0x10]; |
| u8 max_wqe_sz_sq_dc[0x10]; |
| |
| u8 reserved_at_2e0[0x7]; |
| u8 max_qp_mcg[0x19]; |
| |
| u8 reserved_at_300[0x18]; |
| u8 log_max_mcg[0x8]; |
| |
| u8 reserved_at_320[0x3]; |
| u8 log_max_transport_domain[0x5]; |
| u8 reserved_at_328[0x3]; |
| u8 log_max_pd[0x5]; |
| u8 reserved_at_330[0xb]; |
| u8 log_max_xrcd[0x5]; |
| |
| u8 reserved_at_340[0x20]; |
| |
| u8 reserved_at_360[0x3]; |
| u8 log_max_rq[0x5]; |
| u8 reserved_at_368[0x3]; |
| u8 log_max_sq[0x5]; |
| u8 reserved_at_370[0x3]; |
| u8 log_max_tir[0x5]; |
| u8 reserved_at_378[0x3]; |
| u8 log_max_tis[0x5]; |
| |
| u8 basic_cyclic_rcv_wqe[0x1]; |
| u8 reserved_at_381[0x2]; |
| u8 log_max_rmp[0x5]; |
| u8 reserved_at_388[0x3]; |
| u8 log_max_rqt[0x5]; |
| u8 reserved_at_390[0x3]; |
| u8 log_max_rqt_size[0x5]; |
| u8 reserved_at_398[0x3]; |
| u8 log_max_tis_per_sq[0x5]; |
| |
| u8 reserved_at_3a0[0x3]; |
| u8 log_max_stride_sz_rq[0x5]; |
| u8 reserved_at_3a8[0x3]; |
| u8 log_min_stride_sz_rq[0x5]; |
| u8 reserved_at_3b0[0x3]; |
| u8 log_max_stride_sz_sq[0x5]; |
| u8 reserved_at_3b8[0x3]; |
| u8 log_min_stride_sz_sq[0x5]; |
| |
| u8 reserved_at_3c0[0x1b]; |
| u8 log_max_wq_sz[0x5]; |
| |
| u8 nic_vport_change_event[0x1]; |
| u8 reserved_at_3e1[0xa]; |
| u8 log_max_vlan_list[0x5]; |
| u8 reserved_at_3f0[0x3]; |
| u8 log_max_current_mc_list[0x5]; |
| u8 reserved_at_3f8[0x3]; |
| u8 log_max_current_uc_list[0x5]; |
| |
| u8 reserved_at_400[0x80]; |
| |
| u8 reserved_at_480[0x3]; |
| u8 log_max_l2_table[0x5]; |
| u8 reserved_at_488[0x8]; |
| u8 log_uar_page_sz[0x10]; |
| |
| u8 reserved_at_4a0[0x20]; |
| u8 device_frequency_mhz[0x20]; |
| u8 device_frequency_khz[0x20]; |
| |
| u8 reserved_at_500[0x80]; |
| |
| u8 reserved_at_580[0x3f]; |
| u8 cqe_compression[0x1]; |
| |
| u8 cqe_compression_timeout[0x10]; |
| u8 cqe_compression_max_num[0x10]; |
| |
| u8 reserved_at_5e0[0x220]; |
| }; |
| |
| enum mlx5_flow_destination_type { |
| MLX5_FLOW_DESTINATION_TYPE_VPORT = 0x0, |
| MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE = 0x1, |
| MLX5_FLOW_DESTINATION_TYPE_TIR = 0x2, |
| |
| MLX5_FLOW_DESTINATION_TYPE_COUNTER = 0x100, |
| }; |
| |
| struct mlx5_ifc_dest_format_struct_bits { |
| u8 destination_type[0x8]; |
| u8 destination_id[0x18]; |
| |
| u8 reserved_at_20[0x20]; |
| }; |
| |
| struct mlx5_ifc_flow_counter_list_bits { |
| u8 reserved_at_0[0x10]; |
| u8 flow_counter_id[0x10]; |
| |
| u8 reserved_at_20[0x20]; |
| }; |
| |
| union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits { |
| struct mlx5_ifc_dest_format_struct_bits dest_format_struct; |
| struct mlx5_ifc_flow_counter_list_bits flow_counter_list; |
| u8 reserved_at_0[0x40]; |
| }; |
| |
| struct mlx5_ifc_fte_match_param_bits { |
| struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers; |
| |
| struct mlx5_ifc_fte_match_set_misc_bits misc_parameters; |
| |
| struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers; |
| |
| u8 reserved_at_600[0xa00]; |
| }; |
| |
| enum { |
| MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP = 0x0, |
| MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP = 0x1, |
| MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT = 0x2, |
| MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT = 0x3, |
| MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI = 0x4, |
| }; |
| |
| struct mlx5_ifc_rx_hash_field_select_bits { |
| u8 l3_prot_type[0x1]; |
| u8 l4_prot_type[0x1]; |
| u8 selected_fields[0x1e]; |
| }; |
| |
| enum { |
| MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST = 0x0, |
| MLX5_WQ_WQ_TYPE_WQ_CYCLIC = 0x1, |
| }; |
| |
| enum { |
| MLX5_WQ_END_PADDING_MODE_END_PAD_NONE = 0x0, |
| MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN = 0x1, |
| }; |
| |
| struct mlx5_ifc_wq_bits { |
| u8 wq_type[0x4]; |
| u8 wq_signature[0x1]; |
| u8 end_padding_mode[0x2]; |
| u8 cd_slave[0x1]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 hds_skip_first_sge[0x1]; |
| u8 log2_hds_buf_size[0x3]; |
| u8 reserved_at_24[0x7]; |
| u8 page_offset[0x5]; |
| u8 lwm[0x10]; |
| |
| u8 reserved_at_40[0x8]; |
| u8 pd[0x18]; |
| |
| u8 reserved_at_60[0x8]; |
| u8 uar_page[0x18]; |
| |
| u8 dbr_addr[0x40]; |
| |
| u8 hw_counter[0x20]; |
| |
| u8 sw_counter[0x20]; |
| |
| u8 reserved_at_100[0xc]; |
| u8 log_wq_stride[0x4]; |
| u8 reserved_at_110[0x3]; |
| u8 log_wq_pg_sz[0x5]; |
| u8 reserved_at_118[0x3]; |
| u8 log_wq_sz[0x5]; |
| |
| u8 reserved_at_120[0x15]; |
| u8 log_wqe_num_of_strides[0x3]; |
| u8 two_byte_shift_en[0x1]; |
| u8 reserved_at_139[0x4]; |
| u8 log_wqe_stride_size[0x3]; |
| |
| u8 reserved_at_140[0x4c0]; |
| |
| struct mlx5_ifc_cmd_pas_bits pas[0]; |
| }; |
| |
| struct mlx5_ifc_rq_num_bits { |
| u8 reserved_at_0[0x8]; |
| u8 rq_num[0x18]; |
| }; |
| |
| struct mlx5_ifc_mac_address_layout_bits { |
| u8 reserved_at_0[0x10]; |
| u8 mac_addr_47_32[0x10]; |
| |
| u8 mac_addr_31_0[0x20]; |
| }; |
| |
| struct mlx5_ifc_vlan_layout_bits { |
| u8 reserved_at_0[0x14]; |
| u8 vlan[0x0c]; |
| |
| u8 reserved_at_20[0x20]; |
| }; |
| |
| struct mlx5_ifc_cong_control_r_roce_ecn_np_bits { |
| u8 reserved_at_0[0xa0]; |
| |
| u8 min_time_between_cnps[0x20]; |
| |
| u8 reserved_at_c0[0x12]; |
| u8 cnp_dscp[0x6]; |
| u8 reserved_at_d8[0x5]; |
| u8 cnp_802p_prio[0x3]; |
| |
| u8 reserved_at_e0[0x720]; |
| }; |
| |
| struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits { |
| u8 reserved_at_0[0x60]; |
| |
| u8 reserved_at_60[0x4]; |
| u8 clamp_tgt_rate[0x1]; |
| u8 reserved_at_65[0x3]; |
| u8 clamp_tgt_rate_after_time_inc[0x1]; |
| u8 reserved_at_69[0x17]; |
| |
| u8 reserved_at_80[0x20]; |
| |
| u8 rpg_time_reset[0x20]; |
| |
| u8 rpg_byte_reset[0x20]; |
| |
| u8 rpg_threshold[0x20]; |
| |
| u8 rpg_max_rate[0x20]; |
| |
| u8 rpg_ai_rate[0x20]; |
| |
| u8 rpg_hai_rate[0x20]; |
| |
| u8 rpg_gd[0x20]; |
| |
| u8 rpg_min_dec_fac[0x20]; |
| |
| u8 rpg_min_rate[0x20]; |
| |
| u8 reserved_at_1c0[0xe0]; |
| |
| u8 rate_to_set_on_first_cnp[0x20]; |
| |
| u8 dce_tcp_g[0x20]; |
| |
| u8 dce_tcp_rtt[0x20]; |
| |
| u8 rate_reduce_monitor_period[0x20]; |
| |
| u8 reserved_at_320[0x20]; |
| |
| u8 initial_alpha_value[0x20]; |
| |
| u8 reserved_at_360[0x4a0]; |
| }; |
| |
| struct mlx5_ifc_cong_control_802_1qau_rp_bits { |
| u8 reserved_at_0[0x80]; |
| |
| u8 rppp_max_rps[0x20]; |
| |
| u8 rpg_time_reset[0x20]; |
| |
| u8 rpg_byte_reset[0x20]; |
| |
| u8 rpg_threshold[0x20]; |
| |
| u8 rpg_max_rate[0x20]; |
| |
| u8 rpg_ai_rate[0x20]; |
| |
| u8 rpg_hai_rate[0x20]; |
| |
| u8 rpg_gd[0x20]; |
| |
| u8 rpg_min_dec_fac[0x20]; |
| |
| u8 rpg_min_rate[0x20]; |
| |
| u8 reserved_at_1c0[0x640]; |
| }; |
| |
| enum { |
| MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE = 0x1, |
| MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET = 0x2, |
| MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE = 0x4, |
| }; |
| |
| struct mlx5_ifc_resize_field_select_bits { |
| u8 resize_field_select[0x20]; |
| }; |
| |
| enum { |
| MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD = 0x1, |
| MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT = 0x2, |
| MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI = 0x4, |
| MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN = 0x8, |
| }; |
| |
| struct mlx5_ifc_modify_field_select_bits { |
| u8 modify_field_select[0x20]; |
| }; |
| |
| struct mlx5_ifc_field_select_r_roce_np_bits { |
| u8 field_select_r_roce_np[0x20]; |
| }; |
| |
| struct mlx5_ifc_field_select_r_roce_rp_bits { |
| u8 field_select_r_roce_rp[0x20]; |
| }; |
| |
| enum { |
| MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS = 0x4, |
| MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET = 0x8, |
| MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET = 0x10, |
| MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD = 0x20, |
| MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE = 0x40, |
| MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE = 0x80, |
| MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE = 0x100, |
| MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD = 0x200, |
| MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC = 0x400, |
| MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE = 0x800, |
| }; |
| |
| struct mlx5_ifc_field_select_802_1qau_rp_bits { |
| u8 field_select_8021qaurp[0x20]; |
| }; |
| |
| struct mlx5_ifc_phys_layer_cntrs_bits { |
| u8 time_since_last_clear_high[0x20]; |
| |
| u8 time_since_last_clear_low[0x20]; |
| |
| u8 symbol_errors_high[0x20]; |
| |
| u8 symbol_errors_low[0x20]; |
| |
| u8 sync_headers_errors_high[0x20]; |
| |
| u8 sync_headers_errors_low[0x20]; |
| |
| u8 edpl_bip_errors_lane0_high[0x20]; |
| |
| u8 edpl_bip_errors_lane0_low[0x20]; |
| |
| u8 edpl_bip_errors_lane1_high[0x20]; |
| |
| u8 edpl_bip_errors_lane1_low[0x20]; |
| |
| u8 edpl_bip_errors_lane2_high[0x20]; |
| |
| u8 edpl_bip_errors_lane2_low[0x20]; |
| |
| u8 edpl_bip_errors_lane3_high[0x20]; |
| |
| u8 edpl_bip_errors_lane3_low[0x20]; |
| |
| u8 fc_fec_corrected_blocks_lane0_high[0x20]; |
| |
| u8 fc_fec_corrected_blocks_lane0_low[0x20]; |
| |
| u8 fc_fec_corrected_blocks_lane1_high[0x20]; |
| |
| u8 fc_fec_corrected_blocks_lane1_low[0x20]; |
| |
| u8 fc_fec_corrected_blocks_lane2_high[0x20]; |
| |
| u8 fc_fec_corrected_blocks_lane2_low[0x20]; |
| |
| u8 fc_fec_corrected_blocks_lane3_high[0x20]; |
| |
| u8 fc_fec_corrected_blocks_lane3_low[0x20]; |
| |
| u8 fc_fec_uncorrectable_blocks_lane0_high[0x20]; |
| |
| u8 fc_fec_uncorrectable_blocks_lane0_low[0x20]; |
| |
| u8 fc_fec_uncorrectable_blocks_lane1_high[0x20]; |
| |
| u8 fc_fec_uncorrectable_blocks_lane1_low[0x20]; |
| |
| u8 fc_fec_uncorrectable_blocks_lane2_high[0x20]; |
| |
| u8 fc_fec_uncorrectable_blocks_lane2_low[0x20]; |
| |
| u8 fc_fec_uncorrectable_blocks_lane3_high[0x20]; |
| |
| u8 fc_fec_uncorrectable_blocks_lane3_low[0x20]; |
| |
| u8 rs_fec_corrected_blocks_high[0x20]; |
| |
| u8 rs_fec_corrected_blocks_low[0x20]; |
| |
| u8 rs_fec_uncorrectable_blocks_high[0x20]; |
| |
| u8 rs_fec_uncorrectable_blocks_low[0x20]; |
| |
| u8 rs_fec_no_errors_blocks_high[0x20]; |
| |
| u8 rs_fec_no_errors_blocks_low[0x20]; |
| |
| u8 rs_fec_single_error_blocks_high[0x20]; |
| |
| u8 rs_fec_single_error_blocks_low[0x20]; |
| |
| u8 rs_fec_corrected_symbols_total_high[0x20]; |
| |
| u8 rs_fec_corrected_symbols_total_low[0x20]; |
| |
| u8 rs_fec_corrected_symbols_lane0_high[0x20]; |
| |
| u8 rs_fec_corrected_symbols_lane0_low[0x20]; |
| |
| u8 rs_fec_corrected_symbols_lane1_high[0x20]; |
| |
| u8 rs_fec_corrected_symbols_lane1_low[0x20]; |
| |
| u8 rs_fec_corrected_symbols_lane2_high[0x20]; |
| |
| u8 rs_fec_corrected_symbols_lane2_low[0x20]; |
| |
| u8 rs_fec_corrected_symbols_lane3_high[0x20]; |
| |
| u8 rs_fec_corrected_symbols_lane3_low[0x20]; |
| |
| u8 link_down_events[0x20]; |
| |
| u8 successful_recovery_events[0x20]; |
| |
| u8 reserved_at_640[0x180]; |
| }; |
| |
| struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits { |
| u8 symbol_error_counter[0x10]; |
| |
| u8 link_error_recovery_counter[0x8]; |
| |
| u8 link_downed_counter[0x8]; |
| |
| u8 port_rcv_errors[0x10]; |
| |
| u8 port_rcv_remote_physical_errors[0x10]; |
| |
| u8 port_rcv_switch_relay_errors[0x10]; |
| |
| u8 port_xmit_discards[0x10]; |
| |
| u8 port_xmit_constraint_errors[0x8]; |
| |
| u8 port_rcv_constraint_errors[0x8]; |
| |
| u8 reserved_at_70[0x8]; |
| |
| u8 link_overrun_errors[0x8]; |
| |
| u8 reserved_at_80[0x10]; |
| |
| u8 vl_15_dropped[0x10]; |
| |
| u8 reserved_at_a0[0xa0]; |
| }; |
| |
| struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits { |
| u8 transmit_queue_high[0x20]; |
| |
| u8 transmit_queue_low[0x20]; |
| |
| u8 reserved_at_40[0x780]; |
| }; |
| |
| struct mlx5_ifc_eth_per_prio_grp_data_layout_bits { |
| u8 rx_octets_high[0x20]; |
| |
| u8 rx_octets_low[0x20]; |
| |
| u8 reserved_at_40[0xc0]; |
| |
| u8 rx_frames_high[0x20]; |
| |
| u8 rx_frames_low[0x20]; |
| |
| u8 tx_octets_high[0x20]; |
| |
| u8 tx_octets_low[0x20]; |
| |
| u8 reserved_at_180[0xc0]; |
| |
| u8 tx_frames_high[0x20]; |
| |
| u8 tx_frames_low[0x20]; |
| |
| u8 rx_pause_high[0x20]; |
| |
| u8 rx_pause_low[0x20]; |
| |
| u8 rx_pause_duration_high[0x20]; |
| |
| u8 rx_pause_duration_low[0x20]; |
| |
| u8 tx_pause_high[0x20]; |
| |
| u8 tx_pause_low[0x20]; |
| |
| u8 tx_pause_duration_high[0x20]; |
| |
| u8 tx_pause_duration_low[0x20]; |
| |
| u8 rx_pause_transition_high[0x20]; |
| |
| u8 rx_pause_transition_low[0x20]; |
| |
| u8 reserved_at_3c0[0x400]; |
| }; |
| |
| struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits { |
| u8 port_transmit_wait_high[0x20]; |
| |
| u8 port_transmit_wait_low[0x20]; |
| |
| u8 reserved_at_40[0x780]; |
| }; |
| |
| struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits { |
| u8 dot3stats_alignment_errors_high[0x20]; |
| |
| u8 dot3stats_alignment_errors_low[0x20]; |
| |
| u8 dot3stats_fcs_errors_high[0x20]; |
| |
| u8 dot3stats_fcs_errors_low[0x20]; |
| |
| u8 dot3stats_single_collision_frames_high[0x20]; |
| |
| u8 dot3stats_single_collision_frames_low[0x20]; |
| |
| u8 dot3stats_multiple_collision_frames_high[0x20]; |
| |
| u8 dot3stats_multiple_collision_frames_low[0x20]; |
| |
| u8 dot3stats_sqe_test_errors_high[0x20]; |
| |
| u8 dot3stats_sqe_test_errors_low[0x20]; |
| |
| u8 dot3stats_deferred_transmissions_high[0x20]; |
| |
| u8 dot3stats_deferred_transmissions_low[0x20]; |
| |
| u8 dot3stats_late_collisions_high[0x20]; |
| |
| u8 dot3stats_late_collisions_low[0x20]; |
| |
| u8 dot3stats_excessive_collisions_high[0x20]; |
| |
| u8 dot3stats_excessive_collisions_low[0x20]; |
| |
| u8 dot3stats_internal_mac_transmit_errors_high[0x20]; |
| |
| u8 dot3stats_internal_mac_transmit_errors_low[0x20]; |
| |
| u8 dot3stats_carrier_sense_errors_high[0x20]; |
| |
| u8 dot3stats_carrier_sense_errors_low[0x20]; |
| |
| u8 dot3stats_frame_too_longs_high[0x20]; |
| |
| u8 dot3stats_frame_too_longs_low[0x20]; |
| |
| u8 dot3stats_internal_mac_receive_errors_high[0x20]; |
| |
| u8 dot3stats_internal_mac_receive_errors_low[0x20]; |
| |
| u8 dot3stats_symbol_errors_high[0x20]; |
| |
| u8 dot3stats_symbol_errors_low[0x20]; |
| |
| u8 dot3control_in_unknown_opcodes_high[0x20]; |
| |
| u8 dot3control_in_unknown_opcodes_low[0x20]; |
| |
| u8 dot3in_pause_frames_high[0x20]; |
| |
| u8 dot3in_pause_frames_low[0x20]; |
| |
| u8 dot3out_pause_frames_high[0x20]; |
| |
| u8 dot3out_pause_frames_low[0x20]; |
| |
| u8 reserved_at_400[0x3c0]; |
| }; |
| |
| struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits { |
| u8 ether_stats_drop_events_high[0x20]; |
| |
| u8 ether_stats_drop_events_low[0x20]; |
| |
| u8 ether_stats_octets_high[0x20]; |
| |
| u8 ether_stats_octets_low[0x20]; |
| |
| u8 ether_stats_pkts_high[0x20]; |
| |
| u8 ether_stats_pkts_low[0x20]; |
| |
| u8 ether_stats_broadcast_pkts_high[0x20]; |
| |
| u8 ether_stats_broadcast_pkts_low[0x20]; |
| |
| u8 ether_stats_multicast_pkts_high[0x20]; |
| |
| u8 ether_stats_multicast_pkts_low[0x20]; |
| |
| u8 ether_stats_crc_align_errors_high[0x20]; |
| |
| u8 ether_stats_crc_align_errors_low[0x20]; |
| |
| u8 ether_stats_undersize_pkts_high[0x20]; |
| |
| u8 ether_stats_undersize_pkts_low[0x20]; |
| |
| u8 ether_stats_oversize_pkts_high[0x20]; |
| |
| u8 ether_stats_oversize_pkts_low[0x20]; |
| |
| u8 ether_stats_fragments_high[0x20]; |
| |
| u8 ether_stats_fragments_low[0x20]; |
| |
| u8 ether_stats_jabbers_high[0x20]; |
| |
| u8 ether_stats_jabbers_low[0x20]; |
| |
| u8 ether_stats_collisions_high[0x20]; |
| |
| u8 ether_stats_collisions_low[0x20]; |
| |
| u8 ether_stats_pkts64octets_high[0x20]; |
| |
| u8 ether_stats_pkts64octets_low[0x20]; |
| |
| u8 ether_stats_pkts65to127octets_high[0x20]; |
| |
| u8 ether_stats_pkts65to127octets_low[0x20]; |
| |
| u8 ether_stats_pkts128to255octets_high[0x20]; |
| |
| u8 ether_stats_pkts128to255octets_low[0x20]; |
| |
| u8 ether_stats_pkts256to511octets_high[0x20]; |
| |
| u8 ether_stats_pkts256to511octets_low[0x20]; |
| |
| u8 ether_stats_pkts512to1023octets_high[0x20]; |
| |
| u8 ether_stats_pkts512to1023octets_low[0x20]; |
| |
| u8 ether_stats_pkts1024to1518octets_high[0x20]; |
| |
| u8 ether_stats_pkts1024to1518octets_low[0x20]; |
| |
| u8 ether_stats_pkts1519to2047octets_high[0x20]; |
| |
| u8 ether_stats_pkts1519to2047octets_low[0x20]; |
| |
| u8 ether_stats_pkts2048to4095octets_high[0x20]; |
| |
| u8 ether_stats_pkts2048to4095octets_low[0x20]; |
| |
| u8 ether_stats_pkts4096to8191octets_high[0x20]; |
| |
| u8 ether_stats_pkts4096to8191octets_low[0x20]; |
| |
| u8 ether_stats_pkts8192to10239octets_high[0x20]; |
| |
| u8 ether_stats_pkts8192to10239octets_low[0x20]; |
| |
| u8 reserved_at_540[0x280]; |
| }; |
| |
| struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits { |
| u8 if_in_octets_high[0x20]; |
| |
| u8 if_in_octets_low[0x20]; |
| |
| u8 if_in_ucast_pkts_high[0x20]; |
| |
| u8 if_in_ucast_pkts_low[0x20]; |
| |
| u8 if_in_discards_high[0x20]; |
| |
| u8 if_in_discards_low[0x20]; |
| |
| u8 if_in_errors_high[0x20]; |
| |
| u8 if_in_errors_low[0x20]; |
| |
| u8 if_in_unknown_protos_high[0x20]; |
| |
| u8 if_in_unknown_protos_low[0x20]; |
| |
| u8 if_out_octets_high[0x20]; |
| |
| u8 if_out_octets_low[0x20]; |
| |
| u8 if_out_ucast_pkts_high[0x20]; |
| |
| u8 if_out_ucast_pkts_low[0x20]; |
| |
| u8 if_out_discards_high[0x20]; |
| |
| u8 if_out_discards_low[0x20]; |
| |
| u8 if_out_errors_high[0x20]; |
| |
| u8 if_out_errors_low[0x20]; |
| |
| u8 if_in_multicast_pkts_high[0x20]; |
| |
| u8 if_in_multicast_pkts_low[0x20]; |
| |
| u8 if_in_broadcast_pkts_high[0x20]; |
| |
| u8 if_in_broadcast_pkts_low[0x20]; |
| |
| u8 if_out_multicast_pkts_high[0x20]; |
| |
| u8 if_out_multicast_pkts_low[0x20]; |
| |
| u8 if_out_broadcast_pkts_high[0x20]; |
| |
| u8 if_out_broadcast_pkts_low[0x20]; |
| |
| u8 reserved_at_340[0x480]; |
| }; |
| |
| struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits { |
| u8 a_frames_transmitted_ok_high[0x20]; |
| |
| u8 a_frames_transmitted_ok_low[0x20]; |
| |
| u8 a_frames_received_ok_high[0x20]; |
| |
| u8 a_frames_received_ok_low[0x20]; |
| |
| u8 a_frame_check_sequence_errors_high[0x20]; |
| |
| u8 a_frame_check_sequence_errors_low[0x20]; |
| |
| u8 a_alignment_errors_high[0x20]; |
| |
| u8 a_alignment_errors_low[0x20]; |
| |
| u8 a_octets_transmitted_ok_high[0x20]; |
| |
| u8 a_octets_transmitted_ok_low[0x20]; |
| |
| u8 a_octets_received_ok_high[0x20]; |
| |
| u8 a_octets_received_ok_low[0x20]; |
| |
| u8 a_multicast_frames_xmitted_ok_high[0x20]; |
| |
| u8 a_multicast_frames_xmitted_ok_low[0x20]; |
| |
| u8 a_broadcast_frames_xmitted_ok_high[0x20]; |
| |
| u8 a_broadcast_frames_xmitted_ok_low[0x20]; |
| |
| u8 a_multicast_frames_received_ok_high[0x20]; |
| |
| u8 a_multicast_frames_received_ok_low[0x20]; |
| |
| u8 a_broadcast_frames_received_ok_high[0x20]; |
| |
| u8 a_broadcast_frames_received_ok_low[0x20]; |
| |
| u8 a_in_range_length_errors_high[0x20]; |
| |
| u8 a_in_range_length_errors_low[0x20]; |
| |
| u8 a_out_of_range_length_field_high[0x20]; |
| |
| u8 a_out_of_range_length_field_low[0x20]; |
| |
| u8 a_frame_too_long_errors_high[0x20]; |
| |
| u8 a_frame_too_long_errors_low[0x20]; |
| |
| u8 a_symbol_error_during_carrier_high[0x20]; |
| |
| u8 a_symbol_error_during_carrier_low[0x20]; |
| |
| u8 a_mac_control_frames_transmitted_high[0x20]; |
| |
| u8 a_mac_control_frames_transmitted_low[0x20]; |
| |
| u8 a_mac_control_frames_received_high[0x20]; |
| |
| u8 a_mac_control_frames_received_low[0x20]; |
| |
| u8 a_unsupported_opcodes_received_high[0x20]; |
| |
| u8 a_unsupported_opcodes_received_low[0x20]; |
| |
| u8 a_pause_mac_ctrl_frames_received_high[0x20]; |
| |
| u8 a_pause_mac_ctrl_frames_received_low[0x20]; |
| |
| u8 a_pause_mac_ctrl_frames_transmitted_high[0x20]; |
| |
| u8 a_pause_mac_ctrl_frames_transmitted_low[0x20]; |
| |
| u8 reserved_at_4c0[0x300]; |
| }; |
| |
| struct mlx5_ifc_cmd_inter_comp_event_bits { |
| u8 command_completion_vector[0x20]; |
| |
| u8 reserved_at_20[0xc0]; |
| }; |
| |
| struct mlx5_ifc_stall_vl_event_bits { |
| u8 reserved_at_0[0x18]; |
| u8 port_num[0x1]; |
| u8 reserved_at_19[0x3]; |
| u8 vl[0x4]; |
| |
| u8 reserved_at_20[0xa0]; |
| }; |
| |
| struct mlx5_ifc_db_bf_congestion_event_bits { |
| u8 event_subtype[0x8]; |
| u8 reserved_at_8[0x8]; |
| u8 congestion_level[0x8]; |
| u8 reserved_at_18[0x8]; |
| |
| u8 reserved_at_20[0xa0]; |
| }; |
| |
| struct mlx5_ifc_gpio_event_bits { |
| u8 reserved_at_0[0x60]; |
| |
| u8 gpio_event_hi[0x20]; |
| |
| u8 gpio_event_lo[0x20]; |
| |
| u8 reserved_at_a0[0x40]; |
| }; |
| |
| struct mlx5_ifc_port_state_change_event_bits { |
| u8 reserved_at_0[0x40]; |
| |
| u8 port_num[0x4]; |
| u8 reserved_at_44[0x1c]; |
| |
| u8 reserved_at_60[0x80]; |
| }; |
| |
| struct mlx5_ifc_dropped_packet_logged_bits { |
| u8 reserved_at_0[0xe0]; |
| }; |
| |
| enum { |
| MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN = 0x1, |
| MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR = 0x2, |
| }; |
| |
| struct mlx5_ifc_cq_error_bits { |
| u8 reserved_at_0[0x8]; |
| u8 cqn[0x18]; |
| |
| u8 reserved_at_20[0x20]; |
| |
| u8 reserved_at_40[0x18]; |
| u8 syndrome[0x8]; |
| |
| u8 reserved_at_60[0x80]; |
| }; |
| |
| struct mlx5_ifc_rdma_page_fault_event_bits { |
| u8 bytes_committed[0x20]; |
| |
| u8 r_key[0x20]; |
| |
| u8 reserved_at_40[0x10]; |
| u8 packet_len[0x10]; |
| |
| u8 rdma_op_len[0x20]; |
| |
| u8 rdma_va[0x40]; |
| |
| u8 reserved_at_c0[0x5]; |
| u8 rdma[0x1]; |
| u8 write[0x1]; |
| u8 requestor[0x1]; |
| u8 qp_number[0x18]; |
| }; |
| |
| struct mlx5_ifc_wqe_associated_page_fault_event_bits { |
| u8 bytes_committed[0x20]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 wqe_index[0x10]; |
| |
| u8 reserved_at_40[0x10]; |
| u8 len[0x10]; |
| |
| u8 reserved_at_60[0x60]; |
| |
| u8 reserved_at_c0[0x5]; |
| u8 rdma[0x1]; |
| u8 write_read[0x1]; |
| u8 requestor[0x1]; |
| u8 qpn[0x18]; |
| }; |
| |
| struct mlx5_ifc_qp_events_bits { |
| u8 reserved_at_0[0xa0]; |
| |
| u8 type[0x8]; |
| u8 reserved_at_a8[0x18]; |
| |
| u8 reserved_at_c0[0x8]; |
| u8 qpn_rqn_sqn[0x18]; |
| }; |
| |
| struct mlx5_ifc_dct_events_bits { |
| u8 reserved_at_0[0xc0]; |
| |
| u8 reserved_at_c0[0x8]; |
| u8 dct_number[0x18]; |
| }; |
| |
| struct mlx5_ifc_comp_event_bits { |
| u8 reserved_at_0[0xc0]; |
| |
| u8 reserved_at_c0[0x8]; |
| u8 cq_number[0x18]; |
| }; |
| |
| enum { |
| MLX5_QPC_STATE_RST = 0x0, |
| MLX5_QPC_STATE_INIT = 0x1, |
| MLX5_QPC_STATE_RTR = 0x2, |
| MLX5_QPC_STATE_RTS = 0x3, |
| MLX5_QPC_STATE_SQER = 0x4, |
| MLX5_QPC_STATE_ERR = 0x6, |
| MLX5_QPC_STATE_SQD = 0x7, |
| MLX5_QPC_STATE_SUSPENDED = 0x9, |
| }; |
| |
| enum { |
| MLX5_QPC_ST_RC = 0x0, |
| MLX5_QPC_ST_UC = 0x1, |
| MLX5_QPC_ST_UD = 0x2, |
| MLX5_QPC_ST_XRC = 0x3, |
| MLX5_QPC_ST_DCI = 0x5, |
| MLX5_QPC_ST_QP0 = 0x7, |
| MLX5_QPC_ST_QP1 = 0x8, |
| MLX5_QPC_ST_RAW_DATAGRAM = 0x9, |
| MLX5_QPC_ST_REG_UMR = 0xc, |
| }; |
| |
| enum { |
| MLX5_QPC_PM_STATE_ARMED = 0x0, |
| MLX5_QPC_PM_STATE_REARM = 0x1, |
| MLX5_QPC_PM_STATE_RESERVED = 0x2, |
| MLX5_QPC_PM_STATE_MIGRATED = 0x3, |
| }; |
| |
| enum { |
| MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS = 0x0, |
| MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT = 0x1, |
| }; |
| |
| enum { |
| MLX5_QPC_MTU_256_BYTES = 0x1, |
| MLX5_QPC_MTU_512_BYTES = 0x2, |
| MLX5_QPC_MTU_1K_BYTES = 0x3, |
| MLX5_QPC_MTU_2K_BYTES = 0x4, |
| MLX5_QPC_MTU_4K_BYTES = 0x5, |
| MLX5_QPC_MTU_RAW_ETHERNET_QP = 0x7, |
| }; |
| |
| enum { |
| MLX5_QPC_ATOMIC_MODE_IB_SPEC = 0x1, |
| MLX5_QPC_ATOMIC_MODE_ONLY_8B = 0x2, |
| MLX5_QPC_ATOMIC_MODE_UP_TO_8B = 0x3, |
| MLX5_QPC_ATOMIC_MODE_UP_TO_16B = 0x4, |
| MLX5_QPC_ATOMIC_MODE_UP_TO_32B = 0x5, |
| MLX5_QPC_ATOMIC_MODE_UP_TO_64B = 0x6, |
| MLX5_QPC_ATOMIC_MODE_UP_TO_128B = 0x7, |
| MLX5_QPC_ATOMIC_MODE_UP_TO_256B = 0x8, |
| }; |
| |
| enum { |
| MLX5_QPC_CS_REQ_DISABLE = 0x0, |
| MLX5_QPC_CS_REQ_UP_TO_32B = 0x11, |
| MLX5_QPC_CS_REQ_UP_TO_64B = 0x22, |
| }; |
| |
| enum { |
| MLX5_QPC_CS_RES_DISABLE = 0x0, |
| MLX5_QPC_CS_RES_UP_TO_32B = 0x1, |
| MLX5_QPC_CS_RES_UP_TO_64B = 0x2, |
| }; |
| |
| struct mlx5_ifc_qpc_bits { |
| u8 state[0x4]; |
| u8 reserved_at_4[0x4]; |
| u8 st[0x8]; |
| u8 reserved_at_10[0x3]; |
| u8 pm_state[0x2]; |
| u8 reserved_at_15[0x7]; |
| u8 end_padding_mode[0x2]; |
| u8 reserved_at_1e[0x2]; |
| |
| u8 wq_signature[0x1]; |
| u8 block_lb_mc[0x1]; |
| u8 atomic_like_write_en[0x1]; |
| u8 latency_sensitive[0x1]; |
| u8 reserved_at_24[0x1]; |
| u8 drain_sigerr[0x1]; |
| u8 reserved_at_26[0x2]; |
| u8 pd[0x18]; |
| |
| u8 mtu[0x3]; |
| u8 log_msg_max[0x5]; |
| u8 reserved_at_48[0x1]; |
| u8 log_rq_size[0x4]; |
| u8 log_rq_stride[0x3]; |
| u8 no_sq[0x1]; |
| u8 log_sq_size[0x4]; |
| u8 reserved_at_55[0x6]; |
| u8 rlky[0x1]; |
| u8 ulp_stateless_offload_mode[0x4]; |
| |
| u8 counter_set_id[0x8]; |
| u8 uar_page[0x18]; |
| |
| u8 reserved_at_80[0x8]; |
| u8 user_index[0x18]; |
| |
| u8 reserved_at_a0[0x3]; |
| u8 log_page_size[0x5]; |
| u8 remote_qpn[0x18]; |
| |
| struct mlx5_ifc_ads_bits primary_address_path; |
| |
| struct mlx5_ifc_ads_bits secondary_address_path; |
| |
| u8 log_ack_req_freq[0x4]; |
| u8 reserved_at_384[0x4]; |
| u8 log_sra_max[0x3]; |
| u8 reserved_at_38b[0x2]; |
| u8 retry_count[0x3]; |
| u8 rnr_retry[0x3]; |
| u8 reserved_at_393[0x1]; |
| u8 fre[0x1]; |
| u8 cur_rnr_retry[0x3]; |
| u8 cur_retry_count[0x3]; |
| u8 reserved_at_39b[0x5]; |
| |
| u8 reserved_at_3a0[0x20]; |
| |
| u8 reserved_at_3c0[0x8]; |
| u8 next_send_psn[0x18]; |
| |
| u8 reserved_at_3e0[0x8]; |
| u8 cqn_snd[0x18]; |
| |
| u8 reserved_at_400[0x40]; |
| |
| u8 reserved_at_440[0x8]; |
| u8 last_acked_psn[0x18]; |
| |
| u8 reserved_at_460[0x8]; |
| u8 ssn[0x18]; |
| |
| u8 reserved_at_480[0x8]; |
| u8 log_rra_max[0x3]; |
| u8 reserved_at_48b[0x1]; |
| u8 atomic_mode[0x4]; |
| u8 rre[0x1]; |
| u8 rwe[0x1]; |
| u8 rae[0x1]; |
| u8 reserved_at_493[0x1]; |
| u8 page_offset[0x6]; |
| u8 reserved_at_49a[0x3]; |
| u8 cd_slave_receive[0x1]; |
| u8 cd_slave_send[0x1]; |
| u8 cd_master[0x1]; |
| |
| u8 reserved_at_4a0[0x3]; |
| u8 min_rnr_nak[0x5]; |
| u8 next_rcv_psn[0x18]; |
| |
| u8 reserved_at_4c0[0x8]; |
| u8 xrcd[0x18]; |
| |
| u8 reserved_at_4e0[0x8]; |
| u8 cqn_rcv[0x18]; |
| |
| u8 dbr_addr[0x40]; |
| |
| u8 q_key[0x20]; |
| |
| u8 reserved_at_560[0x5]; |
| u8 rq_type[0x3]; |
| u8 srqn_rmpn[0x18]; |
| |
| u8 reserved_at_580[0x8]; |
| u8 rmsn[0x18]; |
| |
| u8 hw_sq_wqebb_counter[0x10]; |
| u8 sw_sq_wqebb_counter[0x10]; |
| |
| u8 hw_rq_counter[0x20]; |
| |
| u8 sw_rq_counter[0x20]; |
| |
| u8 reserved_at_600[0x20]; |
| |
| u8 reserved_at_620[0xf]; |
| u8 cgs[0x1]; |
| u8 cs_req[0x8]; |
| u8 cs_res[0x8]; |
| |
| u8 dc_access_key[0x40]; |
| |
| u8 reserved_at_680[0xc0]; |
| }; |
| |
| struct mlx5_ifc_roce_addr_layout_bits { |
| u8 source_l3_address[16][0x8]; |
| |
| u8 reserved_at_80[0x3]; |
| u8 vlan_valid[0x1]; |
| u8 vlan_id[0xc]; |
| u8 source_mac_47_32[0x10]; |
| |
| u8 source_mac_31_0[0x20]; |
| |
| u8 reserved_at_c0[0x14]; |
| u8 roce_l3_type[0x4]; |
| u8 roce_version[0x8]; |
| |
| u8 reserved_at_e0[0x20]; |
| }; |
| |
| union mlx5_ifc_hca_cap_union_bits { |
| struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap; |
| struct mlx5_ifc_odp_cap_bits odp_cap; |
| struct mlx5_ifc_atomic_caps_bits atomic_caps; |
| struct mlx5_ifc_roce_cap_bits roce_cap; |
| struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps; |
| struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap; |
| struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap; |
| struct mlx5_ifc_e_switch_cap_bits e_switch_cap; |
| struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap; |
| u8 reserved_at_0[0x8000]; |
| }; |
| |
| enum { |
| MLX5_FLOW_CONTEXT_ACTION_ALLOW = 0x1, |
| MLX5_FLOW_CONTEXT_ACTION_DROP = 0x2, |
| MLX5_FLOW_CONTEXT_ACTION_FWD_DEST = 0x4, |
| MLX5_FLOW_CONTEXT_ACTION_COUNT = 0x8, |
| }; |
| |
| struct mlx5_ifc_flow_context_bits { |
| u8 reserved_at_0[0x20]; |
| |
| u8 group_id[0x20]; |
| |
| u8 reserved_at_40[0x8]; |
| u8 flow_tag[0x18]; |
| |
| u8 reserved_at_60[0x10]; |
| u8 action[0x10]; |
| |
| u8 reserved_at_80[0x8]; |
| u8 destination_list_size[0x18]; |
| |
| u8 reserved_at_a0[0x8]; |
| u8 flow_counter_list_size[0x18]; |
| |
| u8 reserved_at_c0[0x140]; |
| |
| struct mlx5_ifc_fte_match_param_bits match_value; |
| |
| u8 reserved_at_1200[0x600]; |
| |
| union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0]; |
| }; |
| |
| enum { |
| MLX5_XRC_SRQC_STATE_GOOD = 0x0, |
| MLX5_XRC_SRQC_STATE_ERROR = 0x1, |
| }; |
| |
| struct mlx5_ifc_xrc_srqc_bits { |
| u8 state[0x4]; |
| u8 log_xrc_srq_size[0x4]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 wq_signature[0x1]; |
| u8 cont_srq[0x1]; |
| u8 reserved_at_22[0x1]; |
| u8 rlky[0x1]; |
| u8 basic_cyclic_rcv_wqe[0x1]; |
| u8 log_rq_stride[0x3]; |
| u8 xrcd[0x18]; |
| |
| u8 page_offset[0x6]; |
| u8 reserved_at_46[0x2]; |
| u8 cqn[0x18]; |
| |
| u8 reserved_at_60[0x20]; |
| |
| u8 user_index_equal_xrc_srqn[0x1]; |
| u8 reserved_at_81[0x1]; |
| u8 log_page_size[0x6]; |
| u8 user_index[0x18]; |
| |
| u8 reserved_at_a0[0x20]; |
| |
| u8 reserved_at_c0[0x8]; |
| u8 pd[0x18]; |
| |
| u8 lwm[0x10]; |
| u8 wqe_cnt[0x10]; |
| |
| u8 reserved_at_100[0x40]; |
| |
| u8 db_record_addr_h[0x20]; |
| |
| u8 db_record_addr_l[0x1e]; |
| u8 reserved_at_17e[0x2]; |
| |
| u8 reserved_at_180[0x80]; |
| }; |
| |
| struct mlx5_ifc_traffic_counter_bits { |
| u8 packets[0x40]; |
| |
| u8 octets[0x40]; |
| }; |
| |
| struct mlx5_ifc_tisc_bits { |
| u8 reserved_at_0[0xc]; |
| u8 prio[0x4]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x100]; |
| |
| u8 reserved_at_120[0x8]; |
| u8 transport_domain[0x18]; |
| |
| u8 reserved_at_140[0x3c0]; |
| }; |
| |
| enum { |
| MLX5_TIRC_DISP_TYPE_DIRECT = 0x0, |
| MLX5_TIRC_DISP_TYPE_INDIRECT = 0x1, |
| }; |
| |
| enum { |
| MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO = 0x1, |
| MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO = 0x2, |
| }; |
| |
| enum { |
| MLX5_RX_HASH_FN_NONE = 0x0, |
| MLX5_RX_HASH_FN_INVERTED_XOR8 = 0x1, |
| MLX5_RX_HASH_FN_TOEPLITZ = 0x2, |
| }; |
| |
| enum { |
| MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_ = 0x1, |
| MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_ = 0x2, |
| }; |
| |
| struct mlx5_ifc_tirc_bits { |
| u8 reserved_at_0[0x20]; |
| |
| u8 disp_type[0x4]; |
| u8 reserved_at_24[0x1c]; |
| |
| u8 reserved_at_40[0x40]; |
| |
| u8 reserved_at_80[0x4]; |
| u8 lro_timeout_period_usecs[0x10]; |
| u8 lro_enable_mask[0x4]; |
| u8 lro_max_ip_payload_size[0x8]; |
| |
| u8 reserved_at_a0[0x40]; |
| |
| u8 reserved_at_e0[0x8]; |
| u8 inline_rqn[0x18]; |
| |
| u8 rx_hash_symmetric[0x1]; |
| u8 reserved_at_101[0x1]; |
| u8 tunneled_offload_en[0x1]; |
| u8 reserved_at_103[0x5]; |
| u8 indirect_table[0x18]; |
| |
| u8 rx_hash_fn[0x4]; |
| u8 reserved_at_124[0x2]; |
| u8 self_lb_block[0x2]; |
| u8 transport_domain[0x18]; |
| |
| u8 rx_hash_toeplitz_key[10][0x20]; |
| |
| struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer; |
| |
| struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner; |
| |
| u8 reserved_at_2c0[0x4c0]; |
| }; |
| |
| enum { |
| MLX5_SRQC_STATE_GOOD = 0x0, |
| MLX5_SRQC_STATE_ERROR = 0x1, |
| }; |
| |
| struct mlx5_ifc_srqc_bits { |
| u8 state[0x4]; |
| u8 log_srq_size[0x4]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 wq_signature[0x1]; |
| u8 cont_srq[0x1]; |
| u8 reserved_at_22[0x1]; |
| u8 rlky[0x1]; |
| u8 reserved_at_24[0x1]; |
| u8 log_rq_stride[0x3]; |
| u8 xrcd[0x18]; |
| |
| u8 page_offset[0x6]; |
| u8 reserved_at_46[0x2]; |
| u8 cqn[0x18]; |
| |
| u8 reserved_at_60[0x20]; |
| |
| u8 reserved_at_80[0x2]; |
| u8 log_page_size[0x6]; |
| u8 reserved_at_88[0x18]; |
| |
| u8 reserved_at_a0[0x20]; |
| |
| u8 reserved_at_c0[0x8]; |
| u8 pd[0x18]; |
| |
| u8 lwm[0x10]; |
| u8 wqe_cnt[0x10]; |
| |
| u8 reserved_at_100[0x40]; |
| |
| u8 dbr_addr[0x40]; |
| |
| u8 reserved_at_180[0x80]; |
| }; |
| |
| enum { |
| MLX5_SQC_STATE_RST = 0x0, |
| MLX5_SQC_STATE_RDY = 0x1, |
| MLX5_SQC_STATE_ERR = 0x3, |
| }; |
| |
| struct mlx5_ifc_sqc_bits { |
| u8 rlky[0x1]; |
| u8 cd_master[0x1]; |
| u8 fre[0x1]; |
| u8 flush_in_error_en[0x1]; |
| u8 reserved_at_4[0x4]; |
| u8 state[0x4]; |
| u8 reg_umr[0x1]; |
| u8 reserved_at_d[0x13]; |
| |
| u8 reserved_at_20[0x8]; |
| u8 user_index[0x18]; |
| |
| u8 reserved_at_40[0x8]; |
| u8 cqn[0x18]; |
| |
| u8 reserved_at_60[0xa0]; |
| |
| u8 tis_lst_sz[0x10]; |
| u8 reserved_at_110[0x10]; |
| |
| u8 reserved_at_120[0x40]; |
| |
| u8 reserved_at_160[0x8]; |
| u8 tis_num_0[0x18]; |
| |
| struct mlx5_ifc_wq_bits wq; |
| }; |
| |
| struct mlx5_ifc_rqtc_bits { |
| u8 reserved_at_0[0xa0]; |
| |
| u8 reserved_at_a0[0x10]; |
| u8 rqt_max_size[0x10]; |
| |
| u8 reserved_at_c0[0x10]; |
| u8 rqt_actual_size[0x10]; |
| |
| u8 reserved_at_e0[0x6a0]; |
| |
| struct mlx5_ifc_rq_num_bits rq_num[0]; |
| }; |
| |
| enum { |
| MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE = 0x0, |
| MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP = 0x1, |
| }; |
| |
| enum { |
| MLX5_RQC_STATE_RST = 0x0, |
| MLX5_RQC_STATE_RDY = 0x1, |
| MLX5_RQC_STATE_ERR = 0x3, |
| }; |
| |
| struct mlx5_ifc_rqc_bits { |
| u8 rlky[0x1]; |
| u8 reserved_at_1[0x1]; |
| u8 scatter_fcs[0x1]; |
| u8 vsd[0x1]; |
| u8 mem_rq_type[0x4]; |
| u8 state[0x4]; |
| u8 reserved_at_c[0x1]; |
| u8 flush_in_error_en[0x1]; |
| u8 reserved_at_e[0x12]; |
| |
| u8 reserved_at_20[0x8]; |
| u8 user_index[0x18]; |
| |
| u8 reserved_at_40[0x8]; |
| u8 cqn[0x18]; |
| |
| u8 counter_set_id[0x8]; |
| u8 reserved_at_68[0x18]; |
| |
| u8 reserved_at_80[0x8]; |
| u8 rmpn[0x18]; |
| |
| u8 reserved_at_a0[0xe0]; |
| |
| struct mlx5_ifc_wq_bits wq; |
| }; |
| |
| enum { |
| MLX5_RMPC_STATE_RDY = 0x1, |
| MLX5_RMPC_STATE_ERR = 0x3, |
| }; |
| |
| struct mlx5_ifc_rmpc_bits { |
| u8 reserved_at_0[0x8]; |
| u8 state[0x4]; |
| u8 reserved_at_c[0x14]; |
| |
| u8 basic_cyclic_rcv_wqe[0x1]; |
| u8 reserved_at_21[0x1f]; |
| |
| u8 reserved_at_40[0x140]; |
| |
| struct mlx5_ifc_wq_bits wq; |
| }; |
| |
| struct mlx5_ifc_nic_vport_context_bits { |
| u8 reserved_at_0[0x1f]; |
| u8 roce_en[0x1]; |
| |
| u8 arm_change_event[0x1]; |
| u8 reserved_at_21[0x1a]; |
| u8 event_on_mtu[0x1]; |
| u8 event_on_promisc_change[0x1]; |
| u8 event_on_vlan_change[0x1]; |
| u8 event_on_mc_address_change[0x1]; |
| u8 event_on_uc_address_change[0x1]; |
| |
| u8 reserved_at_40[0xf0]; |
| |
| u8 mtu[0x10]; |
| |
| u8 system_image_guid[0x40]; |
| u8 port_guid[0x40]; |
| u8 node_guid[0x40]; |
| |
| u8 reserved_at_200[0x140]; |
| u8 qkey_violation_counter[0x10]; |
| u8 reserved_at_350[0x430]; |
| |
| u8 promisc_uc[0x1]; |
| u8 promisc_mc[0x1]; |
| u8 promisc_all[0x1]; |
| u8 reserved_at_783[0x2]; |
| u8 allowed_list_type[0x3]; |
| u8 reserved_at_788[0xc]; |
| u8 allowed_list_size[0xc]; |
| |
| struct mlx5_ifc_mac_address_layout_bits permanent_address; |
| |
| u8 reserved_at_7e0[0x20]; |
| |
| u8 current_uc_mac_address[0][0x40]; |
| }; |
| |
| enum { |
| MLX5_MKC_ACCESS_MODE_PA = 0x0, |
| MLX5_MKC_ACCESS_MODE_MTT = 0x1, |
| MLX5_MKC_ACCESS_MODE_KLMS = 0x2, |
| }; |
| |
| struct mlx5_ifc_mkc_bits { |
| u8 reserved_at_0[0x1]; |
| u8 free[0x1]; |
| u8 reserved_at_2[0xd]; |
| u8 small_fence_on_rdma_read_response[0x1]; |
| u8 umr_en[0x1]; |
| u8 a[0x1]; |
| u8 rw[0x1]; |
| u8 rr[0x1]; |
| u8 lw[0x1]; |
| u8 lr[0x1]; |
| u8 access_mode[0x2]; |
| u8 reserved_at_18[0x8]; |
| |
| u8 qpn[0x18]; |
| u8 mkey_7_0[0x8]; |
| |
| u8 reserved_at_40[0x20]; |
| |
| u8 length64[0x1]; |
| u8 bsf_en[0x1]; |
| u8 sync_umr[0x1]; |
| u8 reserved_at_63[0x2]; |
| u8 expected_sigerr_count[0x1]; |
| u8 reserved_at_66[0x1]; |
| u8 en_rinval[0x1]; |
| u8 pd[0x18]; |
| |
| u8 start_addr[0x40]; |
| |
| u8 len[0x40]; |
| |
| u8 bsf_octword_size[0x20]; |
| |
| u8 reserved_at_120[0x80]; |
| |
| u8 translations_octword_size[0x20]; |
| |
| u8 reserved_at_1c0[0x1b]; |
| u8 log_page_size[0x5]; |
| |
| u8 reserved_at_1e0[0x20]; |
| }; |
| |
| struct mlx5_ifc_pkey_bits { |
| u8 reserved_at_0[0x10]; |
| u8 pkey[0x10]; |
| }; |
| |
| struct mlx5_ifc_array128_auto_bits { |
| u8 array128_auto[16][0x8]; |
| }; |
| |
| struct mlx5_ifc_hca_vport_context_bits { |
| u8 field_select[0x20]; |
| |
| u8 reserved_at_20[0xe0]; |
| |
| u8 sm_virt_aware[0x1]; |
| u8 has_smi[0x1]; |
| u8 has_raw[0x1]; |
| u8 grh_required[0x1]; |
| u8 reserved_at_104[0xc]; |
| u8 port_physical_state[0x4]; |
| u8 vport_state_policy[0x4]; |
| u8 port_state[0x4]; |
| u8 vport_state[0x4]; |
| |
| u8 reserved_at_120[0x20]; |
| |
| u8 system_image_guid[0x40]; |
| |
| u8 port_guid[0x40]; |
| |
| u8 node_guid[0x40]; |
| |
| u8 cap_mask1[0x20]; |
| |
| u8 cap_mask1_field_select[0x20]; |
| |
| u8 cap_mask2[0x20]; |
| |
| u8 cap_mask2_field_select[0x20]; |
| |
| u8 reserved_at_280[0x80]; |
| |
| u8 lid[0x10]; |
| u8 reserved_at_310[0x4]; |
| u8 init_type_reply[0x4]; |
| u8 lmc[0x3]; |
| u8 subnet_timeout[0x5]; |
| |
| u8 sm_lid[0x10]; |
| u8 sm_sl[0x4]; |
| u8 reserved_at_334[0xc]; |
| |
| u8 qkey_violation_counter[0x10]; |
| u8 pkey_violation_counter[0x10]; |
| |
| u8 reserved_at_360[0xca0]; |
| }; |
| |
| struct mlx5_ifc_esw_vport_context_bits { |
| u8 reserved_at_0[0x3]; |
| u8 vport_svlan_strip[0x1]; |
| u8 vport_cvlan_strip[0x1]; |
| u8 vport_svlan_insert[0x1]; |
| u8 vport_cvlan_insert[0x2]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 reserved_at_20[0x20]; |
| |
| u8 svlan_cfi[0x1]; |
| u8 svlan_pcp[0x3]; |
| u8 svlan_id[0xc]; |
| u8 cvlan_cfi[0x1]; |
| u8 cvlan_pcp[0x3]; |
| u8 cvlan_id[0xc]; |
| |
| u8 reserved_at_60[0x7a0]; |
| }; |
| |
| enum { |
| MLX5_EQC_STATUS_OK = 0x0, |
| MLX5_EQC_STATUS_EQ_WRITE_FAILURE = 0xa, |
| }; |
| |
| enum { |
| MLX5_EQC_ST_ARMED = 0x9, |
| MLX5_EQC_ST_FIRED = 0xa, |
| }; |
| |
| struct mlx5_ifc_eqc_bits { |
| u8 status[0x4]; |
| u8 reserved_at_4[0x9]; |
| u8 ec[0x1]; |
| u8 oi[0x1]; |
| u8 reserved_at_f[0x5]; |
| u8 st[0x4]; |
| u8 reserved_at_18[0x8]; |
| |
| u8 reserved_at_20[0x20]; |
| |
| u8 reserved_at_40[0x14]; |
| u8 page_offset[0x6]; |
| u8 reserved_at_5a[0x6]; |
| |
| u8 reserved_at_60[0x3]; |
| u8 log_eq_size[0x5]; |
| u8 uar_page[0x18]; |
| |
| u8 reserved_at_80[0x20]; |
| |
| u8 reserved_at_a0[0x18]; |
| u8 intr[0x8]; |
| |
| u8 reserved_at_c0[0x3]; |
| u8 log_page_size[0x5]; |
| u8 reserved_at_c8[0x18]; |
| |
| u8 reserved_at_e0[0x60]; |
| |
| u8 reserved_at_140[0x8]; |
| u8 consumer_counter[0x18]; |
| |
| u8 reserved_at_160[0x8]; |
| u8 producer_counter[0x18]; |
| |
| u8 reserved_at_180[0x80]; |
| }; |
| |
| enum { |
| MLX5_DCTC_STATE_ACTIVE = 0x0, |
| MLX5_DCTC_STATE_DRAINING = 0x1, |
| MLX5_DCTC_STATE_DRAINED = 0x2, |
| }; |
| |
| enum { |
| MLX5_DCTC_CS_RES_DISABLE = 0x0, |
| MLX5_DCTC_CS_RES_NA = 0x1, |
| MLX5_DCTC_CS_RES_UP_TO_64B = 0x2, |
| }; |
| |
| enum { |
| MLX5_DCTC_MTU_256_BYTES = 0x1, |
| MLX5_DCTC_MTU_512_BYTES = 0x2, |
| MLX5_DCTC_MTU_1K_BYTES = 0x3, |
| MLX5_DCTC_MTU_2K_BYTES = 0x4, |
| MLX5_DCTC_MTU_4K_BYTES = 0x5, |
| }; |
| |
| struct mlx5_ifc_dctc_bits { |
| u8 reserved_at_0[0x4]; |
| u8 state[0x4]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 reserved_at_20[0x8]; |
| u8 user_index[0x18]; |
| |
| u8 reserved_at_40[0x8]; |
| u8 cqn[0x18]; |
| |
| u8 counter_set_id[0x8]; |
| u8 atomic_mode[0x4]; |
| u8 rre[0x1]; |
| u8 rwe[0x1]; |
| u8 rae[0x1]; |
| u8 atomic_like_write_en[0x1]; |
| u8 latency_sensitive[0x1]; |
| u8 rlky[0x1]; |
| u8 free_ar[0x1]; |
| u8 reserved_at_73[0xd]; |
| |
| u8 reserved_at_80[0x8]; |
| u8 cs_res[0x8]; |
| u8 reserved_at_90[0x3]; |
| u8 min_rnr_nak[0x5]; |
| u8 reserved_at_98[0x8]; |
| |
| u8 reserved_at_a0[0x8]; |
| u8 srqn[0x18]; |
| |
| u8 reserved_at_c0[0x8]; |
| u8 pd[0x18]; |
| |
| u8 tclass[0x8]; |
| u8 reserved_at_e8[0x4]; |
| u8 flow_label[0x14]; |
| |
| u8 dc_access_key[0x40]; |
| |
| u8 reserved_at_140[0x5]; |
| u8 mtu[0x3]; |
| u8 port[0x8]; |
| u8 pkey_index[0x10]; |
| |
| u8 reserved_at_160[0x8]; |
| u8 my_addr_index[0x8]; |
| u8 reserved_at_170[0x8]; |
| u8 hop_limit[0x8]; |
| |
| u8 dc_access_key_violation_count[0x20]; |
| |
| u8 reserved_at_1a0[0x14]; |
| u8 dei_cfi[0x1]; |
| u8 eth_prio[0x3]; |
| u8 ecn[0x2]; |
| u8 dscp[0x6]; |
| |
| u8 reserved_at_1c0[0x40]; |
| }; |
| |
| enum { |
| MLX5_CQC_STATUS_OK = 0x0, |
| MLX5_CQC_STATUS_CQ_OVERFLOW = 0x9, |
| MLX5_CQC_STATUS_CQ_WRITE_FAIL = 0xa, |
| }; |
| |
| enum { |
| MLX5_CQC_CQE_SZ_64_BYTES = 0x0, |
| MLX5_CQC_CQE_SZ_128_BYTES = 0x1, |
| }; |
| |
| enum { |
| MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED = 0x6, |
| MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED = 0x9, |
| MLX5_CQC_ST_FIRED = 0xa, |
| }; |
| |
| enum { |
| MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0, |
| MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1, |
| }; |
| |
| struct mlx5_ifc_cqc_bits { |
| u8 status[0x4]; |
| u8 reserved_at_4[0x4]; |
| u8 cqe_sz[0x3]; |
| u8 cc[0x1]; |
| u8 reserved_at_c[0x1]; |
| u8 scqe_break_moderation_en[0x1]; |
| u8 oi[0x1]; |
| u8 cq_period_mode[0x2]; |
| u8 cqe_comp_en[0x1]; |
| u8 mini_cqe_res_format[0x2]; |
| u8 st[0x4]; |
| u8 reserved_at_18[0x8]; |
| |
| u8 reserved_at_20[0x20]; |
| |
| u8 reserved_at_40[0x14]; |
| u8 page_offset[0x6]; |
| u8 reserved_at_5a[0x6]; |
| |
| u8 reserved_at_60[0x3]; |
| u8 log_cq_size[0x5]; |
| u8 uar_page[0x18]; |
| |
| u8 reserved_at_80[0x4]; |
| u8 cq_period[0xc]; |
| u8 cq_max_count[0x10]; |
| |
| u8 reserved_at_a0[0x18]; |
| u8 c_eqn[0x8]; |
| |
| u8 reserved_at_c0[0x3]; |
| u8 log_page_size[0x5]; |
| u8 reserved_at_c8[0x18]; |
| |
| u8 reserved_at_e0[0x20]; |
| |
| u8 reserved_at_100[0x8]; |
| u8 last_notified_index[0x18]; |
| |
| u8 reserved_at_120[0x8]; |
| u8 last_solicit_index[0x18]; |
| |
| u8 reserved_at_140[0x8]; |
| u8 consumer_counter[0x18]; |
| |
| u8 reserved_at_160[0x8]; |
| u8 producer_counter[0x18]; |
| |
| u8 reserved_at_180[0x40]; |
| |
| u8 dbr_addr[0x40]; |
| }; |
| |
| union mlx5_ifc_cong_control_roce_ecn_auto_bits { |
| struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp; |
| struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp; |
| struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np; |
| u8 reserved_at_0[0x800]; |
| }; |
| |
| struct mlx5_ifc_query_adapter_param_block_bits { |
| u8 reserved_at_0[0xc0]; |
| |
| u8 reserved_at_c0[0x8]; |
| u8 ieee_vendor_id[0x18]; |
| |
| u8 reserved_at_e0[0x10]; |
| u8 vsd_vendor_id[0x10]; |
| |
| u8 vsd[208][0x8]; |
| |
| u8 vsd_contd_psid[16][0x8]; |
| }; |
| |
| union mlx5_ifc_modify_field_select_resize_field_select_auto_bits { |
| struct mlx5_ifc_modify_field_select_bits modify_field_select; |
| struct mlx5_ifc_resize_field_select_bits resize_field_select; |
| u8 reserved_at_0[0x20]; |
| }; |
| |
| union mlx5_ifc_field_select_802_1_r_roce_auto_bits { |
| struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp; |
| struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp; |
| struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np; |
| u8 reserved_at_0[0x20]; |
| }; |
| |
| union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits { |
| struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout; |
| struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout; |
| struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout; |
| struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout; |
| struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout; |
| struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout; |
| struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout; |
| struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout; |
| struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs; |
| u8 reserved_at_0[0x7c0]; |
| }; |
| |
| union mlx5_ifc_event_auto_bits { |
| struct mlx5_ifc_comp_event_bits comp_event; |
| struct mlx5_ifc_dct_events_bits dct_events; |
| struct mlx5_ifc_qp_events_bits qp_events; |
| struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event; |
| struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event; |
| struct mlx5_ifc_cq_error_bits cq_error; |
| struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged; |
| struct mlx5_ifc_port_state_change_event_bits port_state_change_event; |
| struct mlx5_ifc_gpio_event_bits gpio_event; |
| struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event; |
| struct mlx5_ifc_stall_vl_event_bits stall_vl_event; |
| struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event; |
| u8 reserved_at_0[0xe0]; |
| }; |
| |
| struct mlx5_ifc_health_buffer_bits { |
| u8 reserved_at_0[0x100]; |
| |
| u8 assert_existptr[0x20]; |
| |
| u8 assert_callra[0x20]; |
| |
| u8 reserved_at_140[0x40]; |
| |
| u8 fw_version[0x20]; |
| |
| u8 hw_id[0x20]; |
| |
| u8 reserved_at_1c0[0x20]; |
| |
| u8 irisc_index[0x8]; |
| u8 synd[0x8]; |
| u8 ext_synd[0x10]; |
| }; |
| |
| struct mlx5_ifc_register_loopback_control_bits { |
| u8 no_lb[0x1]; |
| u8 reserved_at_1[0x7]; |
| u8 port[0x8]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x60]; |
| }; |
| |
| struct mlx5_ifc_teardown_hca_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| }; |
| |
| enum { |
| MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE = 0x0, |
| MLX5_TEARDOWN_HCA_IN_PROFILE_PANIC_CLOSE = 0x1, |
| }; |
| |
| struct mlx5_ifc_teardown_hca_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x10]; |
| u8 profile[0x10]; |
| |
| u8 reserved_at_60[0x20]; |
| }; |
| |
| struct mlx5_ifc_sqerr2rts_qp_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| }; |
| |
| struct mlx5_ifc_sqerr2rts_qp_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x8]; |
| u8 qpn[0x18]; |
| |
| u8 reserved_at_60[0x20]; |
| |
| u8 opt_param_mask[0x20]; |
| |
| u8 reserved_at_a0[0x20]; |
| |
| struct mlx5_ifc_qpc_bits qpc; |
| |
| u8 reserved_at_800[0x80]; |
| }; |
| |
| struct mlx5_ifc_sqd2rts_qp_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| }; |
| |
| struct mlx5_ifc_sqd2rts_qp_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x8]; |
| u8 qpn[0x18]; |
| |
| u8 reserved_at_60[0x20]; |
| |
| u8 opt_param_mask[0x20]; |
| |
| u8 reserved_at_a0[0x20]; |
| |
| struct mlx5_ifc_qpc_bits qpc; |
| |
| u8 reserved_at_800[0x80]; |
| }; |
| |
| struct mlx5_ifc_set_roce_address_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| }; |
| |
| struct mlx5_ifc_set_roce_address_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 roce_address_index[0x10]; |
| u8 reserved_at_50[0x10]; |
| |
| u8 reserved_at_60[0x20]; |
| |
| struct mlx5_ifc_roce_addr_layout_bits roce_address; |
| }; |
| |
| struct mlx5_ifc_set_mad_demux_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| }; |
| |
| enum { |
| MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL = 0x0, |
| MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE = 0x2, |
| }; |
| |
| struct mlx5_ifc_set_mad_demux_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x20]; |
| |
| u8 reserved_at_60[0x6]; |
| u8 demux_mode[0x2]; |
| u8 reserved_at_68[0x18]; |
| }; |
| |
| struct mlx5_ifc_set_l2_table_entry_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| }; |
| |
| struct mlx5_ifc_set_l2_table_entry_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x60]; |
| |
| u8 reserved_at_a0[0x8]; |
| u8 table_index[0x18]; |
| |
| u8 reserved_at_c0[0x20]; |
| |
| u8 reserved_at_e0[0x13]; |
| u8 vlan_valid[0x1]; |
| u8 vlan[0xc]; |
| |
| struct mlx5_ifc_mac_address_layout_bits mac_address; |
| |
| u8 reserved_at_140[0xc0]; |
| }; |
| |
| struct mlx5_ifc_set_issi_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| }; |
| |
| struct mlx5_ifc_set_issi_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x10]; |
| u8 current_issi[0x10]; |
| |
| u8 reserved_at_60[0x20]; |
| }; |
| |
| struct mlx5_ifc_set_hca_cap_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| }; |
| |
| struct mlx5_ifc_set_hca_cap_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x40]; |
| |
| union mlx5_ifc_hca_cap_union_bits capability; |
| }; |
| |
| enum { |
| MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION = 0x0, |
| MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG = 0x1, |
| MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST = 0x2, |
| MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS = 0x3 |
| }; |
| |
| struct mlx5_ifc_set_fte_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| }; |
| |
| struct mlx5_ifc_set_fte_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 other_vport[0x1]; |
| u8 reserved_at_41[0xf]; |
| u8 vport_number[0x10]; |
| |
| u8 reserved_at_60[0x20]; |
| |
| u8 table_type[0x8]; |
| u8 reserved_at_88[0x18]; |
| |
| u8 reserved_at_a0[0x8]; |
| u8 table_id[0x18]; |
| |
| u8 reserved_at_c0[0x18]; |
| u8 modify_enable_mask[0x8]; |
| |
| u8 reserved_at_e0[0x20]; |
| |
| u8 flow_index[0x20]; |
| |
| u8 reserved_at_120[0xe0]; |
| |
| struct mlx5_ifc_flow_context_bits flow_context; |
| }; |
| |
| struct mlx5_ifc_rts2rts_qp_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| }; |
| |
| struct mlx5_ifc_rts2rts_qp_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x8]; |
| u8 qpn[0x18]; |
| |
| u8 reserved_at_60[0x20]; |
| |
| u8 opt_param_mask[0x20]; |
| |
| u8 reserved_at_a0[0x20]; |
| |
| struct mlx5_ifc_qpc_bits qpc; |
| |
| u8 reserved_at_800[0x80]; |
| }; |
| |
| struct mlx5_ifc_rtr2rts_qp_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| }; |
| |
| struct mlx5_ifc_rtr2rts_qp_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x8]; |
| u8 qpn[0x18]; |
| |
| u8 reserved_at_60[0x20]; |
| |
| u8 opt_param_mask[0x20]; |
| |
| u8 reserved_at_a0[0x20]; |
| |
| struct mlx5_ifc_qpc_bits qpc; |
| |
| u8 reserved_at_800[0x80]; |
| }; |
| |
| struct mlx5_ifc_rst2init_qp_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| }; |
| |
| struct mlx5_ifc_rst2init_qp_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x8]; |
| u8 qpn[0x18]; |
| |
| u8 reserved_at_60[0x20]; |
| |
| u8 opt_param_mask[0x20]; |
| |
| u8 reserved_at_a0[0x20]; |
| |
| struct mlx5_ifc_qpc_bits qpc; |
| |
| u8 reserved_at_800[0x80]; |
| }; |
| |
| struct mlx5_ifc_query_xrc_srq_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| |
| struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry; |
| |
| u8 reserved_at_280[0x600]; |
| |
| u8 pas[0][0x40]; |
| }; |
| |
| struct mlx5_ifc_query_xrc_srq_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x8]; |
| u8 xrc_srqn[0x18]; |
| |
| u8 reserved_at_60[0x20]; |
| }; |
| |
| enum { |
| MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN = 0x0, |
| MLX5_QUERY_VPORT_STATE_OUT_STATE_UP = 0x1, |
| }; |
| |
| struct mlx5_ifc_query_vport_state_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x20]; |
| |
| u8 reserved_at_60[0x18]; |
| u8 admin_state[0x4]; |
| u8 state[0x4]; |
| }; |
| |
| enum { |
| MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT = 0x0, |
| MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT = 0x1, |
| }; |
| |
| struct mlx5_ifc_query_vport_state_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 other_vport[0x1]; |
| u8 reserved_at_41[0xf]; |
| u8 vport_number[0x10]; |
| |
| u8 reserved_at_60[0x20]; |
| }; |
| |
| struct mlx5_ifc_query_vport_counter_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| |
| struct mlx5_ifc_traffic_counter_bits received_errors; |
| |
| struct mlx5_ifc_traffic_counter_bits transmit_errors; |
| |
| struct mlx5_ifc_traffic_counter_bits received_ib_unicast; |
| |
| struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast; |
| |
| struct mlx5_ifc_traffic_counter_bits received_ib_multicast; |
| |
| struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast; |
| |
| struct mlx5_ifc_traffic_counter_bits received_eth_broadcast; |
| |
| struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast; |
| |
| struct mlx5_ifc_traffic_counter_bits received_eth_unicast; |
| |
| struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast; |
| |
| struct mlx5_ifc_traffic_counter_bits received_eth_multicast; |
| |
| struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast; |
| |
| u8 reserved_at_680[0xa00]; |
| }; |
| |
| enum { |
| MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS = 0x0, |
| }; |
| |
| struct mlx5_ifc_query_vport_counter_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 other_vport[0x1]; |
| u8 reserved_at_41[0xb]; |
| u8 port_num[0x4]; |
| u8 vport_number[0x10]; |
| |
| u8 reserved_at_60[0x60]; |
| |
| u8 clear[0x1]; |
| u8 reserved_at_c1[0x1f]; |
| |
| u8 reserved_at_e0[0x20]; |
| }; |
| |
| struct mlx5_ifc_query_tis_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| |
| struct mlx5_ifc_tisc_bits tis_context; |
| }; |
| |
| struct mlx5_ifc_query_tis_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x8]; |
| u8 tisn[0x18]; |
| |
| u8 reserved_at_60[0x20]; |
| }; |
| |
| struct mlx5_ifc_query_tir_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0xc0]; |
| |
| struct mlx5_ifc_tirc_bits tir_context; |
| }; |
| |
| struct mlx5_ifc_query_tir_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x8]; |
| u8 tirn[0x18]; |
| |
| u8 reserved_at_60[0x20]; |
| }; |
| |
| struct mlx5_ifc_query_srq_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| |
| struct mlx5_ifc_srqc_bits srq_context_entry; |
| |
| u8 reserved_at_280[0x600]; |
| |
| u8 pas[0][0x40]; |
| }; |
| |
| struct mlx5_ifc_query_srq_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x8]; |
| u8 srqn[0x18]; |
| |
| u8 reserved_at_60[0x20]; |
| }; |
| |
| struct mlx5_ifc_query_sq_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0xc0]; |
| |
| struct mlx5_ifc_sqc_bits sq_context; |
| }; |
| |
| struct mlx5_ifc_query_sq_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x8]; |
| u8 sqn[0x18]; |
| |
| u8 reserved_at_60[0x20]; |
| }; |
| |
| struct mlx5_ifc_query_special_contexts_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x20]; |
| |
| u8 resd_lkey[0x20]; |
| }; |
| |
| struct mlx5_ifc_query_special_contexts_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x40]; |
| }; |
| |
| struct mlx5_ifc_query_rqt_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0xc0]; |
| |
| struct mlx5_ifc_rqtc_bits rqt_context; |
| }; |
| |
| struct mlx5_ifc_query_rqt_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x8]; |
| u8 rqtn[0x18]; |
| |
| u8 reserved_at_60[0x20]; |
| }; |
| |
| struct mlx5_ifc_query_rq_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0xc0]; |
| |
| struct mlx5_ifc_rqc_bits rq_context; |
| }; |
| |
| struct mlx5_ifc_query_rq_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x8]; |
| u8 rqn[0x18]; |
| |
| u8 reserved_at_60[0x20]; |
| }; |
| |
| struct mlx5_ifc_query_roce_address_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| |
| struct mlx5_ifc_roce_addr_layout_bits roce_address; |
| }; |
| |
| struct mlx5_ifc_query_roce_address_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 roce_address_index[0x10]; |
| u8 reserved_at_50[0x10]; |
| |
| u8 reserved_at_60[0x20]; |
| }; |
| |
| struct mlx5_ifc_query_rmp_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0xc0]; |
| |
| struct mlx5_ifc_rmpc_bits rmp_context; |
| }; |
| |
| struct mlx5_ifc_query_rmp_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x8]; |
| u8 rmpn[0x18]; |
| |
| u8 reserved_at_60[0x20]; |
| }; |
| |
| struct mlx5_ifc_query_qp_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| |
| u8 opt_param_mask[0x20]; |
| |
| u8 reserved_at_a0[0x20]; |
| |
| struct mlx5_ifc_qpc_bits qpc; |
| |
| u8 reserved_at_800[0x80]; |
| |
| u8 pas[0][0x40]; |
| }; |
| |
| struct mlx5_ifc_query_qp_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x8]; |
| u8 qpn[0x18]; |
| |
| u8 reserved_at_60[0x20]; |
| }; |
| |
| struct mlx5_ifc_query_q_counter_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| |
| u8 rx_write_requests[0x20]; |
| |
| u8 reserved_at_a0[0x20]; |
| |
| u8 rx_read_requests[0x20]; |
| |
| u8 reserved_at_e0[0x20]; |
| |
| u8 rx_atomic_requests[0x20]; |
| |
| u8 reserved_at_120[0x20]; |
| |
| u8 rx_dct_connect[0x20]; |
| |
| u8 reserved_at_160[0x20]; |
| |
| u8 out_of_buffer[0x20]; |
| |
| u8 reserved_at_1a0[0x20]; |
| |
| u8 out_of_sequence[0x20]; |
| |
| u8 reserved_at_1e0[0x620]; |
| }; |
| |
| struct mlx5_ifc_query_q_counter_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x80]; |
| |
| u8 clear[0x1]; |
| u8 reserved_at_c1[0x1f]; |
| |
| u8 reserved_at_e0[0x18]; |
| u8 counter_set_id[0x8]; |
| }; |
| |
| struct mlx5_ifc_query_pages_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x10]; |
| u8 function_id[0x10]; |
| |
| u8 num_pages[0x20]; |
| }; |
| |
| enum { |
| MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES = 0x1, |
| MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES = 0x2, |
| MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES = 0x3, |
| }; |
| |
| struct mlx5_ifc_query_pages_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x10]; |
| u8 function_id[0x10]; |
| |
| u8 reserved_at_60[0x20]; |
| }; |
| |
| struct mlx5_ifc_query_nic_vport_context_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| |
| struct mlx5_ifc_nic_vport_context_bits nic_vport_context; |
| }; |
| |
| struct mlx5_ifc_query_nic_vport_context_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 other_vport[0x1]; |
| u8 reserved_at_41[0xf]; |
| u8 vport_number[0x10]; |
| |
| u8 reserved_at_60[0x5]; |
| u8 allowed_list_type[0x3]; |
| u8 reserved_at_68[0x18]; |
| }; |
| |
| struct mlx5_ifc_query_mkey_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| |
| struct mlx5_ifc_mkc_bits memory_key_mkey_entry; |
| |
| u8 reserved_at_280[0x600]; |
| |
| u8 bsf0_klm0_pas_mtt0_1[16][0x8]; |
| |
| u8 bsf1_klm1_pas_mtt2_3[16][0x8]; |
| }; |
| |
| struct mlx5_ifc_query_mkey_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x8]; |
| u8 mkey_index[0x18]; |
| |
| u8 pg_access[0x1]; |
| u8 reserved_at_61[0x1f]; |
| }; |
| |
| struct mlx5_ifc_query_mad_demux_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x40]; |
| |
| u8 mad_dumux_parameters_block[0x20]; |
| }; |
| |
| struct mlx5_ifc_query_mad_demux_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x40]; |
| }; |
| |
| struct mlx5_ifc_query_l2_table_entry_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0xa0]; |
| |
| u8 reserved_at_e0[0x13]; |
| u8 vlan_valid[0x1]; |
| u8 vlan[0xc]; |
| |
| struct mlx5_ifc_mac_address_layout_bits mac_address; |
| |
| u8 reserved_at_140[0xc0]; |
| }; |
| |
| struct mlx5_ifc_query_l2_table_entry_in_bits { |
| u8 opcode[0x10]; |
| u8 reserved_at_10[0x10]; |
| |
| u8 reserved_at_20[0x10]; |
| u8 op_mod[0x10]; |
| |
| u8 reserved_at_40[0x60]; |
| |
| u8 reserved_at_a0[0x8]; |
| u8 table_index[0x18]; |
| |
| u8 reserved_at_c0[0x140]; |
| }; |
| |
| struct mlx5_ifc_query_issi_out_bits { |
| u8 status[0x8]; |
| u8 reserved_at_8[0x18]; |
| |
| u8 syndrome[0x20]; |
| |
| u8 reserved_at_40[0x10]; |
| u8 current_issi[0x10]; |
| |
| u8 reserved_at_60[0xa0]; |
| |
| u8 reserved_at_100[76][0x8]; |
| u8 supported_issi_dw0[0x20]; |
| }; |
| |
| struct ml
|