blob: f893dfc26f14a8ce4832c32972c85d72aa1f827a [file] [log] [blame]
/***************************************************************************
* Copyright (c) 1999-2011, Broadcom Corporation
*
* This program is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation.
*
* This program is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
*
* You should have received a copy of the GNU General Public License
* along with this program; if not, write to the Free Software
* Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
*
* Module Description:
* DO NOT EDIT THIS FILE DIRECTLY
*
* This module was generated magically with RDB from a source description
* file. You must edit the source file for changes to be made to this file.
*
*
* Date: Generated on Mon Sep 19 21:36:00 2011
* MD5 Checksum e020a976c1177b900eff0f3d00f22e40
*
* Compiled with: RDB Utility combo_header.pl
* RDB Parser 3.0
* unknown unknown
* Perl Interpreter 5.008008
* Operating System linux
*
* Revision History:
*
* $brcm_Log: /magnum/basemodules/chp/7358/rdb/a0/bchp_aon_pm_l2.h $
*
* Hydra_Software_Devel/2 9/20/11 11:29a pntruong
* SW7358-127: Added a1 and synced with central rdb.
*
***************************************************************************/
#ifndef BCHP_AON_PM_L2_H__
#define BCHP_AON_PM_L2_H__
/***************************************************************************
*AON_PM_L2 - AON Power Management L2 Interrupt Controller Registers
***************************************************************************/
#define BCHP_AON_PM_L2_CPU_STATUS 0x00408240 /* CPU interrupt Status Register */
#define BCHP_AON_PM_L2_CPU_SET 0x00408244 /* CPU interrupt Set Register */
#define BCHP_AON_PM_L2_CPU_CLEAR 0x00408248 /* CPU interrupt Clear Register */
#define BCHP_AON_PM_L2_CPU_MASK_STATUS 0x0040824c /* CPU interrupt Mask Status Register */
#define BCHP_AON_PM_L2_CPU_MASK_SET 0x00408250 /* CPU interrupt Mask Set Register */
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR 0x00408254 /* CPU interrupt Mask Clear Register */
#define BCHP_AON_PM_L2_PCI_STATUS 0x00408258 /* PCI interrupt Status Register */
#define BCHP_AON_PM_L2_PCI_SET 0x0040825c /* PCI interrupt Set Register */
#define BCHP_AON_PM_L2_PCI_CLEAR 0x00408260 /* PCI interrupt Clear Register */
#define BCHP_AON_PM_L2_PCI_MASK_STATUS 0x00408264 /* PCI interrupt Mask Status Register */
#define BCHP_AON_PM_L2_PCI_MASK_SET 0x00408268 /* PCI interrupt Mask Set Register */
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR 0x0040826c /* PCI interrupt Mask Clear Register */
/***************************************************************************
*CPU_STATUS - CPU interrupt Status Register
***************************************************************************/
/* AON_PM_L2 :: CPU_STATUS :: reserved0 [31:15] */
#define BCHP_AON_PM_L2_CPU_STATUS_reserved0_MASK 0xffff8000
#define BCHP_AON_PM_L2_CPU_STATUS_reserved0_SHIFT 15
/* AON_PM_L2 :: CPU_STATUS :: FP_RESET [14:14] */
#define BCHP_AON_PM_L2_CPU_STATUS_FP_RESET_MASK 0x00004000
#define BCHP_AON_PM_L2_CPU_STATUS_FP_RESET_SHIFT 14
#define BCHP_AON_PM_L2_CPU_STATUS_FP_RESET_DEFAULT 0
/* AON_PM_L2 :: CPU_STATUS :: BOUNDARY_SCAN_REQ [13:13] */
#define BCHP_AON_PM_L2_CPU_STATUS_BOUNDARY_SCAN_REQ_MASK 0x00002000
#define BCHP_AON_PM_L2_CPU_STATUS_BOUNDARY_SCAN_REQ_SHIFT 13
#define BCHP_AON_PM_L2_CPU_STATUS_BOUNDARY_SCAN_REQ_DEFAULT 0
/* AON_PM_L2 :: CPU_STATUS :: XPT_PMU [12:12] */
#define BCHP_AON_PM_L2_CPU_STATUS_XPT_PMU_MASK 0x00001000
#define BCHP_AON_PM_L2_CPU_STATUS_XPT_PMU_SHIFT 12
#define BCHP_AON_PM_L2_CPU_STATUS_XPT_PMU_DEFAULT 0
/* AON_PM_L2 :: CPU_STATUS :: FTM [11:11] */
#define BCHP_AON_PM_L2_CPU_STATUS_FTM_MASK 0x00000800
#define BCHP_AON_PM_L2_CPU_STATUS_FTM_SHIFT 11
#define BCHP_AON_PM_L2_CPU_STATUS_FTM_DEFAULT 0
/* AON_PM_L2 :: CPU_STATUS :: SDS0_AFEC [10:10] */
#define BCHP_AON_PM_L2_CPU_STATUS_SDS0_AFEC_MASK 0x00000400
#define BCHP_AON_PM_L2_CPU_STATUS_SDS0_AFEC_SHIFT 10
#define BCHP_AON_PM_L2_CPU_STATUS_SDS0_AFEC_DEFAULT 0
/* AON_PM_L2 :: CPU_STATUS :: SDS0_TFEC [09:09] */
#define BCHP_AON_PM_L2_CPU_STATUS_SDS0_TFEC_MASK 0x00000200
#define BCHP_AON_PM_L2_CPU_STATUS_SDS0_TFEC_SHIFT 9
#define BCHP_AON_PM_L2_CPU_STATUS_SDS0_TFEC_DEFAULT 0
/* AON_PM_L2 :: CPU_STATUS :: SDS0_RCVR_1 [08:08] */
#define BCHP_AON_PM_L2_CPU_STATUS_SDS0_RCVR_1_MASK 0x00000100
#define BCHP_AON_PM_L2_CPU_STATUS_SDS0_RCVR_1_SHIFT 8
#define BCHP_AON_PM_L2_CPU_STATUS_SDS0_RCVR_1_DEFAULT 0
/* AON_PM_L2 :: CPU_STATUS :: SDS0_RCVR_0 [07:07] */
#define BCHP_AON_PM_L2_CPU_STATUS_SDS0_RCVR_0_MASK 0x00000080
#define BCHP_AON_PM_L2_CPU_STATUS_SDS0_RCVR_0_SHIFT 7
#define BCHP_AON_PM_L2_CPU_STATUS_SDS0_RCVR_0_DEFAULT 0
/* AON_PM_L2 :: CPU_STATUS :: WOL_ENET [06:06] */
#define BCHP_AON_PM_L2_CPU_STATUS_WOL_ENET_MASK 0x00000040
#define BCHP_AON_PM_L2_CPU_STATUS_WOL_ENET_SHIFT 6
#define BCHP_AON_PM_L2_CPU_STATUS_WOL_ENET_DEFAULT 0
/* AON_PM_L2 :: CPU_STATUS :: GPIO [05:05] */
#define BCHP_AON_PM_L2_CPU_STATUS_GPIO_MASK 0x00000020
#define BCHP_AON_PM_L2_CPU_STATUS_GPIO_SHIFT 5
#define BCHP_AON_PM_L2_CPU_STATUS_GPIO_DEFAULT 0
/* AON_PM_L2 :: CPU_STATUS :: NMI_B_INTR [04:04] */
#define BCHP_AON_PM_L2_CPU_STATUS_NMI_B_INTR_MASK 0x00000010
#define BCHP_AON_PM_L2_CPU_STATUS_NMI_B_INTR_SHIFT 4
#define BCHP_AON_PM_L2_CPU_STATUS_NMI_B_INTR_DEFAULT 0
/* AON_PM_L2 :: CPU_STATUS :: TIMER_INTR [03:03] */
#define BCHP_AON_PM_L2_CPU_STATUS_TIMER_INTR_MASK 0x00000008
#define BCHP_AON_PM_L2_CPU_STATUS_TIMER_INTR_SHIFT 3
#define BCHP_AON_PM_L2_CPU_STATUS_TIMER_INTR_DEFAULT 0
/* AON_PM_L2 :: CPU_STATUS :: KPD_INTR [02:02] */
#define BCHP_AON_PM_L2_CPU_STATUS_KPD_INTR_MASK 0x00000004
#define BCHP_AON_PM_L2_CPU_STATUS_KPD_INTR_SHIFT 2
#define BCHP_AON_PM_L2_CPU_STATUS_KPD_INTR_DEFAULT 0
/* AON_PM_L2 :: CPU_STATUS :: IRR_INTR [01:01] */
#define BCHP_AON_PM_L2_CPU_STATUS_IRR_INTR_MASK 0x00000002
#define BCHP_AON_PM_L2_CPU_STATUS_IRR_INTR_SHIFT 1
#define BCHP_AON_PM_L2_CPU_STATUS_IRR_INTR_DEFAULT 0
/* AON_PM_L2 :: CPU_STATUS :: CEC_INTR [00:00] */
#define BCHP_AON_PM_L2_CPU_STATUS_CEC_INTR_MASK 0x00000001
#define BCHP_AON_PM_L2_CPU_STATUS_CEC_INTR_SHIFT 0
#define BCHP_AON_PM_L2_CPU_STATUS_CEC_INTR_DEFAULT 0
/***************************************************************************
*CPU_SET - CPU interrupt Set Register
***************************************************************************/
/* AON_PM_L2 :: CPU_SET :: reserved0 [31:15] */
#define BCHP_AON_PM_L2_CPU_SET_reserved0_MASK 0xffff8000
#define BCHP_AON_PM_L2_CPU_SET_reserved0_SHIFT 15
/* AON_PM_L2 :: CPU_SET :: FP_RESET [14:14] */
#define BCHP_AON_PM_L2_CPU_SET_FP_RESET_MASK 0x00004000
#define BCHP_AON_PM_L2_CPU_SET_FP_RESET_SHIFT 14
#define BCHP_AON_PM_L2_CPU_SET_FP_RESET_DEFAULT 0
/* AON_PM_L2 :: CPU_SET :: BOUNDARY_SCAN_REQ [13:13] */
#define BCHP_AON_PM_L2_CPU_SET_BOUNDARY_SCAN_REQ_MASK 0x00002000
#define BCHP_AON_PM_L2_CPU_SET_BOUNDARY_SCAN_REQ_SHIFT 13
#define BCHP_AON_PM_L2_CPU_SET_BOUNDARY_SCAN_REQ_DEFAULT 0
/* AON_PM_L2 :: CPU_SET :: XPT_PMU [12:12] */
#define BCHP_AON_PM_L2_CPU_SET_XPT_PMU_MASK 0x00001000
#define BCHP_AON_PM_L2_CPU_SET_XPT_PMU_SHIFT 12
#define BCHP_AON_PM_L2_CPU_SET_XPT_PMU_DEFAULT 0
/* AON_PM_L2 :: CPU_SET :: FTM [11:11] */
#define BCHP_AON_PM_L2_CPU_SET_FTM_MASK 0x00000800
#define BCHP_AON_PM_L2_CPU_SET_FTM_SHIFT 11
#define BCHP_AON_PM_L2_CPU_SET_FTM_DEFAULT 0
/* AON_PM_L2 :: CPU_SET :: SDS0_AFEC [10:10] */
#define BCHP_AON_PM_L2_CPU_SET_SDS0_AFEC_MASK 0x00000400
#define BCHP_AON_PM_L2_CPU_SET_SDS0_AFEC_SHIFT 10
#define BCHP_AON_PM_L2_CPU_SET_SDS0_AFEC_DEFAULT 0
/* AON_PM_L2 :: CPU_SET :: SDS0_TFEC [09:09] */
#define BCHP_AON_PM_L2_CPU_SET_SDS0_TFEC_MASK 0x00000200
#define BCHP_AON_PM_L2_CPU_SET_SDS0_TFEC_SHIFT 9
#define BCHP_AON_PM_L2_CPU_SET_SDS0_TFEC_DEFAULT 0
/* AON_PM_L2 :: CPU_SET :: SDS0_RCVR_1 [08:08] */
#define BCHP_AON_PM_L2_CPU_SET_SDS0_RCVR_1_MASK 0x00000100
#define BCHP_AON_PM_L2_CPU_SET_SDS0_RCVR_1_SHIFT 8
#define BCHP_AON_PM_L2_CPU_SET_SDS0_RCVR_1_DEFAULT 0
/* AON_PM_L2 :: CPU_SET :: SDS0_RCVR_0 [07:07] */
#define BCHP_AON_PM_L2_CPU_SET_SDS0_RCVR_0_MASK 0x00000080
#define BCHP_AON_PM_L2_CPU_SET_SDS0_RCVR_0_SHIFT 7
#define BCHP_AON_PM_L2_CPU_SET_SDS0_RCVR_0_DEFAULT 0
/* AON_PM_L2 :: CPU_SET :: WOL_ENET [06:06] */
#define BCHP_AON_PM_L2_CPU_SET_WOL_ENET_MASK 0x00000040
#define BCHP_AON_PM_L2_CPU_SET_WOL_ENET_SHIFT 6
#define BCHP_AON_PM_L2_CPU_SET_WOL_ENET_DEFAULT 0
/* AON_PM_L2 :: CPU_SET :: GPIO [05:05] */
#define BCHP_AON_PM_L2_CPU_SET_GPIO_MASK 0x00000020
#define BCHP_AON_PM_L2_CPU_SET_GPIO_SHIFT 5
#define BCHP_AON_PM_L2_CPU_SET_GPIO_DEFAULT 0
/* AON_PM_L2 :: CPU_SET :: NMI_B_INTR [04:04] */
#define BCHP_AON_PM_L2_CPU_SET_NMI_B_INTR_MASK 0x00000010
#define BCHP_AON_PM_L2_CPU_SET_NMI_B_INTR_SHIFT 4
#define BCHP_AON_PM_L2_CPU_SET_NMI_B_INTR_DEFAULT 0
/* AON_PM_L2 :: CPU_SET :: TIMER_INTR [03:03] */
#define BCHP_AON_PM_L2_CPU_SET_TIMER_INTR_MASK 0x00000008
#define BCHP_AON_PM_L2_CPU_SET_TIMER_INTR_SHIFT 3
#define BCHP_AON_PM_L2_CPU_SET_TIMER_INTR_DEFAULT 0
/* AON_PM_L2 :: CPU_SET :: KPD_INTR [02:02] */
#define BCHP_AON_PM_L2_CPU_SET_KPD_INTR_MASK 0x00000004
#define BCHP_AON_PM_L2_CPU_SET_KPD_INTR_SHIFT 2
#define BCHP_AON_PM_L2_CPU_SET_KPD_INTR_DEFAULT 0
/* AON_PM_L2 :: CPU_SET :: IRR_INTR [01:01] */
#define BCHP_AON_PM_L2_CPU_SET_IRR_INTR_MASK 0x00000002
#define BCHP_AON_PM_L2_CPU_SET_IRR_INTR_SHIFT 1
#define BCHP_AON_PM_L2_CPU_SET_IRR_INTR_DEFAULT 0
/* AON_PM_L2 :: CPU_SET :: CEC_INTR [00:00] */
#define BCHP_AON_PM_L2_CPU_SET_CEC_INTR_MASK 0x00000001
#define BCHP_AON_PM_L2_CPU_SET_CEC_INTR_SHIFT 0
#define BCHP_AON_PM_L2_CPU_SET_CEC_INTR_DEFAULT 0
/***************************************************************************
*CPU_CLEAR - CPU interrupt Clear Register
***************************************************************************/
/* AON_PM_L2 :: CPU_CLEAR :: reserved0 [31:15] */
#define BCHP_AON_PM_L2_CPU_CLEAR_reserved0_MASK 0xffff8000
#define BCHP_AON_PM_L2_CPU_CLEAR_reserved0_SHIFT 15
/* AON_PM_L2 :: CPU_CLEAR :: FP_RESET [14:14] */
#define BCHP_AON_PM_L2_CPU_CLEAR_FP_RESET_MASK 0x00004000
#define BCHP_AON_PM_L2_CPU_CLEAR_FP_RESET_SHIFT 14
#define BCHP_AON_PM_L2_CPU_CLEAR_FP_RESET_DEFAULT 0
/* AON_PM_L2 :: CPU_CLEAR :: BOUNDARY_SCAN_REQ [13:13] */
#define BCHP_AON_PM_L2_CPU_CLEAR_BOUNDARY_SCAN_REQ_MASK 0x00002000
#define BCHP_AON_PM_L2_CPU_CLEAR_BOUNDARY_SCAN_REQ_SHIFT 13
#define BCHP_AON_PM_L2_CPU_CLEAR_BOUNDARY_SCAN_REQ_DEFAULT 0
/* AON_PM_L2 :: CPU_CLEAR :: XPT_PMU [12:12] */
#define BCHP_AON_PM_L2_CPU_CLEAR_XPT_PMU_MASK 0x00001000
#define BCHP_AON_PM_L2_CPU_CLEAR_XPT_PMU_SHIFT 12
#define BCHP_AON_PM_L2_CPU_CLEAR_XPT_PMU_DEFAULT 0
/* AON_PM_L2 :: CPU_CLEAR :: FTM [11:11] */
#define BCHP_AON_PM_L2_CPU_CLEAR_FTM_MASK 0x00000800
#define BCHP_AON_PM_L2_CPU_CLEAR_FTM_SHIFT 11
#define BCHP_AON_PM_L2_CPU_CLEAR_FTM_DEFAULT 0
/* AON_PM_L2 :: CPU_CLEAR :: SDS0_AFEC [10:10] */
#define BCHP_AON_PM_L2_CPU_CLEAR_SDS0_AFEC_MASK 0x00000400
#define BCHP_AON_PM_L2_CPU_CLEAR_SDS0_AFEC_SHIFT 10
#define BCHP_AON_PM_L2_CPU_CLEAR_SDS0_AFEC_DEFAULT 0
/* AON_PM_L2 :: CPU_CLEAR :: SDS0_TFEC [09:09] */
#define BCHP_AON_PM_L2_CPU_CLEAR_SDS0_TFEC_MASK 0x00000200
#define BCHP_AON_PM_L2_CPU_CLEAR_SDS0_TFEC_SHIFT 9
#define BCHP_AON_PM_L2_CPU_CLEAR_SDS0_TFEC_DEFAULT 0
/* AON_PM_L2 :: CPU_CLEAR :: SDS0_RCVR_1 [08:08] */
#define BCHP_AON_PM_L2_CPU_CLEAR_SDS0_RCVR_1_MASK 0x00000100
#define BCHP_AON_PM_L2_CPU_CLEAR_SDS0_RCVR_1_SHIFT 8
#define BCHP_AON_PM_L2_CPU_CLEAR_SDS0_RCVR_1_DEFAULT 0
/* AON_PM_L2 :: CPU_CLEAR :: SDS0_RCVR_0 [07:07] */
#define BCHP_AON_PM_L2_CPU_CLEAR_SDS0_RCVR_0_MASK 0x00000080
#define BCHP_AON_PM_L2_CPU_CLEAR_SDS0_RCVR_0_SHIFT 7
#define BCHP_AON_PM_L2_CPU_CLEAR_SDS0_RCVR_0_DEFAULT 0
/* AON_PM_L2 :: CPU_CLEAR :: WOL_ENET [06:06] */
#define BCHP_AON_PM_L2_CPU_CLEAR_WOL_ENET_MASK 0x00000040
#define BCHP_AON_PM_L2_CPU_CLEAR_WOL_ENET_SHIFT 6
#define BCHP_AON_PM_L2_CPU_CLEAR_WOL_ENET_DEFAULT 0
/* AON_PM_L2 :: CPU_CLEAR :: GPIO [05:05] */
#define BCHP_AON_PM_L2_CPU_CLEAR_GPIO_MASK 0x00000020
#define BCHP_AON_PM_L2_CPU_CLEAR_GPIO_SHIFT 5
#define BCHP_AON_PM_L2_CPU_CLEAR_GPIO_DEFAULT 0
/* AON_PM_L2 :: CPU_CLEAR :: NMI_B_INTR [04:04] */
#define BCHP_AON_PM_L2_CPU_CLEAR_NMI_B_INTR_MASK 0x00000010
#define BCHP_AON_PM_L2_CPU_CLEAR_NMI_B_INTR_SHIFT 4
#define BCHP_AON_PM_L2_CPU_CLEAR_NMI_B_INTR_DEFAULT 0
/* AON_PM_L2 :: CPU_CLEAR :: TIMER_INTR [03:03] */
#define BCHP_AON_PM_L2_CPU_CLEAR_TIMER_INTR_MASK 0x00000008
#define BCHP_AON_PM_L2_CPU_CLEAR_TIMER_INTR_SHIFT 3
#define BCHP_AON_PM_L2_CPU_CLEAR_TIMER_INTR_DEFAULT 0
/* AON_PM_L2 :: CPU_CLEAR :: KPD_INTR [02:02] */
#define BCHP_AON_PM_L2_CPU_CLEAR_KPD_INTR_MASK 0x00000004
#define BCHP_AON_PM_L2_CPU_CLEAR_KPD_INTR_SHIFT 2
#define BCHP_AON_PM_L2_CPU_CLEAR_KPD_INTR_DEFAULT 0
/* AON_PM_L2 :: CPU_CLEAR :: IRR_INTR [01:01] */
#define BCHP_AON_PM_L2_CPU_CLEAR_IRR_INTR_MASK 0x00000002
#define BCHP_AON_PM_L2_CPU_CLEAR_IRR_INTR_SHIFT 1
#define BCHP_AON_PM_L2_CPU_CLEAR_IRR_INTR_DEFAULT 0
/* AON_PM_L2 :: CPU_CLEAR :: CEC_INTR [00:00] */
#define BCHP_AON_PM_L2_CPU_CLEAR_CEC_INTR_MASK 0x00000001
#define BCHP_AON_PM_L2_CPU_CLEAR_CEC_INTR_SHIFT 0
#define BCHP_AON_PM_L2_CPU_CLEAR_CEC_INTR_DEFAULT 0
/***************************************************************************
*CPU_MASK_STATUS - CPU interrupt Mask Status Register
***************************************************************************/
/* AON_PM_L2 :: CPU_MASK_STATUS :: reserved0 [31:15] */
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_reserved0_MASK 0xffff8000
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_reserved0_SHIFT 15
/* AON_PM_L2 :: CPU_MASK_STATUS :: FP_RESET [14:14] */
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_FP_RESET_MASK 0x00004000
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_FP_RESET_SHIFT 14
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_FP_RESET_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_STATUS :: BOUNDARY_SCAN_REQ [13:13] */
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_BOUNDARY_SCAN_REQ_MASK 0x00002000
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_BOUNDARY_SCAN_REQ_SHIFT 13
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_BOUNDARY_SCAN_REQ_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_STATUS :: XPT_PMU [12:12] */
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_XPT_PMU_MASK 0x00001000
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_XPT_PMU_SHIFT 12
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_XPT_PMU_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_STATUS :: FTM [11:11] */
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_FTM_MASK 0x00000800
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_FTM_SHIFT 11
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_FTM_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_STATUS :: SDS0_AFEC [10:10] */
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_SDS0_AFEC_MASK 0x00000400
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_SDS0_AFEC_SHIFT 10
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_SDS0_AFEC_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_STATUS :: SDS0_TFEC [09:09] */
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_SDS0_TFEC_MASK 0x00000200
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_SDS0_TFEC_SHIFT 9
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_SDS0_TFEC_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_STATUS :: SDS0_RCVR_1 [08:08] */
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_SDS0_RCVR_1_MASK 0x00000100
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_SDS0_RCVR_1_SHIFT 8
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_SDS0_RCVR_1_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_STATUS :: SDS0_RCVR_0 [07:07] */
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_SDS0_RCVR_0_MASK 0x00000080
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_SDS0_RCVR_0_SHIFT 7
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_SDS0_RCVR_0_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_STATUS :: WOL_ENET [06:06] */
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_WOL_ENET_MASK 0x00000040
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_WOL_ENET_SHIFT 6
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_WOL_ENET_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_STATUS :: GPIO [05:05] */
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_GPIO_MASK 0x00000020
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_GPIO_SHIFT 5
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_GPIO_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_STATUS :: NMI_B_INTR [04:04] */
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_NMI_B_INTR_MASK 0x00000010
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_NMI_B_INTR_SHIFT 4
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_NMI_B_INTR_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_STATUS :: TIMER_INTR [03:03] */
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_TIMER_INTR_MASK 0x00000008
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_TIMER_INTR_SHIFT 3
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_TIMER_INTR_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_STATUS :: KPD_INTR [02:02] */
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_KPD_INTR_MASK 0x00000004
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_KPD_INTR_SHIFT 2
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_KPD_INTR_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_STATUS :: IRR_INTR [01:01] */
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_IRR_INTR_MASK 0x00000002
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_IRR_INTR_SHIFT 1
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_IRR_INTR_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_STATUS :: CEC_INTR [00:00] */
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_CEC_INTR_MASK 0x00000001
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_CEC_INTR_SHIFT 0
#define BCHP_AON_PM_L2_CPU_MASK_STATUS_CEC_INTR_DEFAULT 1
/***************************************************************************
*CPU_MASK_SET - CPU interrupt Mask Set Register
***************************************************************************/
/* AON_PM_L2 :: CPU_MASK_SET :: reserved0 [31:15] */
#define BCHP_AON_PM_L2_CPU_MASK_SET_reserved0_MASK 0xffff8000
#define BCHP_AON_PM_L2_CPU_MASK_SET_reserved0_SHIFT 15
/* AON_PM_L2 :: CPU_MASK_SET :: FP_RESET [14:14] */
#define BCHP_AON_PM_L2_CPU_MASK_SET_FP_RESET_MASK 0x00004000
#define BCHP_AON_PM_L2_CPU_MASK_SET_FP_RESET_SHIFT 14
#define BCHP_AON_PM_L2_CPU_MASK_SET_FP_RESET_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_SET :: BOUNDARY_SCAN_REQ [13:13] */
#define BCHP_AON_PM_L2_CPU_MASK_SET_BOUNDARY_SCAN_REQ_MASK 0x00002000
#define BCHP_AON_PM_L2_CPU_MASK_SET_BOUNDARY_SCAN_REQ_SHIFT 13
#define BCHP_AON_PM_L2_CPU_MASK_SET_BOUNDARY_SCAN_REQ_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_SET :: XPT_PMU [12:12] */
#define BCHP_AON_PM_L2_CPU_MASK_SET_XPT_PMU_MASK 0x00001000
#define BCHP_AON_PM_L2_CPU_MASK_SET_XPT_PMU_SHIFT 12
#define BCHP_AON_PM_L2_CPU_MASK_SET_XPT_PMU_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_SET :: FTM [11:11] */
#define BCHP_AON_PM_L2_CPU_MASK_SET_FTM_MASK 0x00000800
#define BCHP_AON_PM_L2_CPU_MASK_SET_FTM_SHIFT 11
#define BCHP_AON_PM_L2_CPU_MASK_SET_FTM_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_SET :: SDS0_AFEC [10:10] */
#define BCHP_AON_PM_L2_CPU_MASK_SET_SDS0_AFEC_MASK 0x00000400
#define BCHP_AON_PM_L2_CPU_MASK_SET_SDS0_AFEC_SHIFT 10
#define BCHP_AON_PM_L2_CPU_MASK_SET_SDS0_AFEC_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_SET :: SDS0_TFEC [09:09] */
#define BCHP_AON_PM_L2_CPU_MASK_SET_SDS0_TFEC_MASK 0x00000200
#define BCHP_AON_PM_L2_CPU_MASK_SET_SDS0_TFEC_SHIFT 9
#define BCHP_AON_PM_L2_CPU_MASK_SET_SDS0_TFEC_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_SET :: SDS0_RCVR_1 [08:08] */
#define BCHP_AON_PM_L2_CPU_MASK_SET_SDS0_RCVR_1_MASK 0x00000100
#define BCHP_AON_PM_L2_CPU_MASK_SET_SDS0_RCVR_1_SHIFT 8
#define BCHP_AON_PM_L2_CPU_MASK_SET_SDS0_RCVR_1_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_SET :: SDS0_RCVR_0 [07:07] */
#define BCHP_AON_PM_L2_CPU_MASK_SET_SDS0_RCVR_0_MASK 0x00000080
#define BCHP_AON_PM_L2_CPU_MASK_SET_SDS0_RCVR_0_SHIFT 7
#define BCHP_AON_PM_L2_CPU_MASK_SET_SDS0_RCVR_0_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_SET :: WOL_ENET [06:06] */
#define BCHP_AON_PM_L2_CPU_MASK_SET_WOL_ENET_MASK 0x00000040
#define BCHP_AON_PM_L2_CPU_MASK_SET_WOL_ENET_SHIFT 6
#define BCHP_AON_PM_L2_CPU_MASK_SET_WOL_ENET_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_SET :: GPIO [05:05] */
#define BCHP_AON_PM_L2_CPU_MASK_SET_GPIO_MASK 0x00000020
#define BCHP_AON_PM_L2_CPU_MASK_SET_GPIO_SHIFT 5
#define BCHP_AON_PM_L2_CPU_MASK_SET_GPIO_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_SET :: NMI_B_INTR [04:04] */
#define BCHP_AON_PM_L2_CPU_MASK_SET_NMI_B_INTR_MASK 0x00000010
#define BCHP_AON_PM_L2_CPU_MASK_SET_NMI_B_INTR_SHIFT 4
#define BCHP_AON_PM_L2_CPU_MASK_SET_NMI_B_INTR_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_SET :: TIMER_INTR [03:03] */
#define BCHP_AON_PM_L2_CPU_MASK_SET_TIMER_INTR_MASK 0x00000008
#define BCHP_AON_PM_L2_CPU_MASK_SET_TIMER_INTR_SHIFT 3
#define BCHP_AON_PM_L2_CPU_MASK_SET_TIMER_INTR_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_SET :: KPD_INTR [02:02] */
#define BCHP_AON_PM_L2_CPU_MASK_SET_KPD_INTR_MASK 0x00000004
#define BCHP_AON_PM_L2_CPU_MASK_SET_KPD_INTR_SHIFT 2
#define BCHP_AON_PM_L2_CPU_MASK_SET_KPD_INTR_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_SET :: IRR_INTR [01:01] */
#define BCHP_AON_PM_L2_CPU_MASK_SET_IRR_INTR_MASK 0x00000002
#define BCHP_AON_PM_L2_CPU_MASK_SET_IRR_INTR_SHIFT 1
#define BCHP_AON_PM_L2_CPU_MASK_SET_IRR_INTR_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_SET :: CEC_INTR [00:00] */
#define BCHP_AON_PM_L2_CPU_MASK_SET_CEC_INTR_MASK 0x00000001
#define BCHP_AON_PM_L2_CPU_MASK_SET_CEC_INTR_SHIFT 0
#define BCHP_AON_PM_L2_CPU_MASK_SET_CEC_INTR_DEFAULT 1
/***************************************************************************
*CPU_MASK_CLEAR - CPU interrupt Mask Clear Register
***************************************************************************/
/* AON_PM_L2 :: CPU_MASK_CLEAR :: reserved0 [31:15] */
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_reserved0_MASK 0xffff8000
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_reserved0_SHIFT 15
/* AON_PM_L2 :: CPU_MASK_CLEAR :: FP_RESET [14:14] */
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_FP_RESET_MASK 0x00004000
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_FP_RESET_SHIFT 14
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_FP_RESET_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_CLEAR :: BOUNDARY_SCAN_REQ [13:13] */
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_BOUNDARY_SCAN_REQ_MASK 0x00002000
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_BOUNDARY_SCAN_REQ_SHIFT 13
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_BOUNDARY_SCAN_REQ_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_CLEAR :: XPT_PMU [12:12] */
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_XPT_PMU_MASK 0x00001000
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_XPT_PMU_SHIFT 12
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_XPT_PMU_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_CLEAR :: FTM [11:11] */
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_FTM_MASK 0x00000800
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_FTM_SHIFT 11
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_FTM_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_CLEAR :: SDS0_AFEC [10:10] */
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_SDS0_AFEC_MASK 0x00000400
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_SDS0_AFEC_SHIFT 10
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_SDS0_AFEC_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_CLEAR :: SDS0_TFEC [09:09] */
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_SDS0_TFEC_MASK 0x00000200
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_SDS0_TFEC_SHIFT 9
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_SDS0_TFEC_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_CLEAR :: SDS0_RCVR_1 [08:08] */
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_SDS0_RCVR_1_MASK 0x00000100
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_SDS0_RCVR_1_SHIFT 8
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_SDS0_RCVR_1_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_CLEAR :: SDS0_RCVR_0 [07:07] */
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_SDS0_RCVR_0_MASK 0x00000080
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_SDS0_RCVR_0_SHIFT 7
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_SDS0_RCVR_0_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_CLEAR :: WOL_ENET [06:06] */
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_WOL_ENET_MASK 0x00000040
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_WOL_ENET_SHIFT 6
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_WOL_ENET_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_CLEAR :: GPIO [05:05] */
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_GPIO_MASK 0x00000020
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_GPIO_SHIFT 5
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_GPIO_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_CLEAR :: NMI_B_INTR [04:04] */
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_NMI_B_INTR_MASK 0x00000010
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_NMI_B_INTR_SHIFT 4
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_NMI_B_INTR_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_CLEAR :: TIMER_INTR [03:03] */
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_TIMER_INTR_MASK 0x00000008
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_TIMER_INTR_SHIFT 3
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_TIMER_INTR_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_CLEAR :: KPD_INTR [02:02] */
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_KPD_INTR_MASK 0x00000004
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_KPD_INTR_SHIFT 2
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_KPD_INTR_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_CLEAR :: IRR_INTR [01:01] */
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_IRR_INTR_MASK 0x00000002
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_IRR_INTR_SHIFT 1
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_IRR_INTR_DEFAULT 1
/* AON_PM_L2 :: CPU_MASK_CLEAR :: CEC_INTR [00:00] */
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_CEC_INTR_MASK 0x00000001
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_CEC_INTR_SHIFT 0
#define BCHP_AON_PM_L2_CPU_MASK_CLEAR_CEC_INTR_DEFAULT 1
/***************************************************************************
*PCI_STATUS - PCI interrupt Status Register
***************************************************************************/
/* AON_PM_L2 :: PCI_STATUS :: reserved0 [31:15] */
#define BCHP_AON_PM_L2_PCI_STATUS_reserved0_MASK 0xffff8000
#define BCHP_AON_PM_L2_PCI_STATUS_reserved0_SHIFT 15
/* AON_PM_L2 :: PCI_STATUS :: FP_RESET [14:14] */
#define BCHP_AON_PM_L2_PCI_STATUS_FP_RESET_MASK 0x00004000
#define BCHP_AON_PM_L2_PCI_STATUS_FP_RESET_SHIFT 14
#define BCHP_AON_PM_L2_PCI_STATUS_FP_RESET_DEFAULT 0
/* AON_PM_L2 :: PCI_STATUS :: BOUNDARY_SCAN_REQ [13:13] */
#define BCHP_AON_PM_L2_PCI_STATUS_BOUNDARY_SCAN_REQ_MASK 0x00002000
#define BCHP_AON_PM_L2_PCI_STATUS_BOUNDARY_SCAN_REQ_SHIFT 13
#define BCHP_AON_PM_L2_PCI_STATUS_BOUNDARY_SCAN_REQ_DEFAULT 0
/* AON_PM_L2 :: PCI_STATUS :: XPT_PMU [12:12] */
#define BCHP_AON_PM_L2_PCI_STATUS_XPT_PMU_MASK 0x00001000
#define BCHP_AON_PM_L2_PCI_STATUS_XPT_PMU_SHIFT 12
#define BCHP_AON_PM_L2_PCI_STATUS_XPT_PMU_DEFAULT 0
/* AON_PM_L2 :: PCI_STATUS :: FTM [11:11] */
#define BCHP_AON_PM_L2_PCI_STATUS_FTM_MASK 0x00000800
#define BCHP_AON_PM_L2_PCI_STATUS_FTM_SHIFT 11
#define BCHP_AON_PM_L2_PCI_STATUS_FTM_DEFAULT 0
/* AON_PM_L2 :: PCI_STATUS :: SDS0_AFEC [10:10] */
#define BCHP_AON_PM_L2_PCI_STATUS_SDS0_AFEC_MASK 0x00000400
#define BCHP_AON_PM_L2_PCI_STATUS_SDS0_AFEC_SHIFT 10
#define BCHP_AON_PM_L2_PCI_STATUS_SDS0_AFEC_DEFAULT 0
/* AON_PM_L2 :: PCI_STATUS :: SDS0_TFEC [09:09] */
#define BCHP_AON_PM_L2_PCI_STATUS_SDS0_TFEC_MASK 0x00000200
#define BCHP_AON_PM_L2_PCI_STATUS_SDS0_TFEC_SHIFT 9
#define BCHP_AON_PM_L2_PCI_STATUS_SDS0_TFEC_DEFAULT 0
/* AON_PM_L2 :: PCI_STATUS :: SDS0_RCVR_1 [08:08] */
#define BCHP_AON_PM_L2_PCI_STATUS_SDS0_RCVR_1_MASK 0x00000100
#define BCHP_AON_PM_L2_PCI_STATUS_SDS0_RCVR_1_SHIFT 8
#define BCHP_AON_PM_L2_PCI_STATUS_SDS0_RCVR_1_DEFAULT 0
/* AON_PM_L2 :: PCI_STATUS :: SDS0_RCVR_0 [07:07] */
#define BCHP_AON_PM_L2_PCI_STATUS_SDS0_RCVR_0_MASK 0x00000080
#define BCHP_AON_PM_L2_PCI_STATUS_SDS0_RCVR_0_SHIFT 7
#define BCHP_AON_PM_L2_PCI_STATUS_SDS0_RCVR_0_DEFAULT 0
/* AON_PM_L2 :: PCI_STATUS :: WOL_ENET [06:06] */
#define BCHP_AON_PM_L2_PCI_STATUS_WOL_ENET_MASK 0x00000040
#define BCHP_AON_PM_L2_PCI_STATUS_WOL_ENET_SHIFT 6
#define BCHP_AON_PM_L2_PCI_STATUS_WOL_ENET_DEFAULT 0
/* AON_PM_L2 :: PCI_STATUS :: GPIO [05:05] */
#define BCHP_AON_PM_L2_PCI_STATUS_GPIO_MASK 0x00000020
#define BCHP_AON_PM_L2_PCI_STATUS_GPIO_SHIFT 5
#define BCHP_AON_PM_L2_PCI_STATUS_GPIO_DEFAULT 0
/* AON_PM_L2 :: PCI_STATUS :: NMI_B_INTR [04:04] */
#define BCHP_AON_PM_L2_PCI_STATUS_NMI_B_INTR_MASK 0x00000010
#define BCHP_AON_PM_L2_PCI_STATUS_NMI_B_INTR_SHIFT 4
#define BCHP_AON_PM_L2_PCI_STATUS_NMI_B_INTR_DEFAULT 0
/* AON_PM_L2 :: PCI_STATUS :: TIMER_INTR [03:03] */
#define BCHP_AON_PM_L2_PCI_STATUS_TIMER_INTR_MASK 0x00000008
#define BCHP_AON_PM_L2_PCI_STATUS_TIMER_INTR_SHIFT 3
#define BCHP_AON_PM_L2_PCI_STATUS_TIMER_INTR_DEFAULT 0
/* AON_PM_L2 :: PCI_STATUS :: KPD_INTR [02:02] */
#define BCHP_AON_PM_L2_PCI_STATUS_KPD_INTR_MASK 0x00000004
#define BCHP_AON_PM_L2_PCI_STATUS_KPD_INTR_SHIFT 2
#define BCHP_AON_PM_L2_PCI_STATUS_KPD_INTR_DEFAULT 0
/* AON_PM_L2 :: PCI_STATUS :: IRR_INTR [01:01] */
#define BCHP_AON_PM_L2_PCI_STATUS_IRR_INTR_MASK 0x00000002
#define BCHP_AON_PM_L2_PCI_STATUS_IRR_INTR_SHIFT 1
#define BCHP_AON_PM_L2_PCI_STATUS_IRR_INTR_DEFAULT 0
/* AON_PM_L2 :: PCI_STATUS :: CEC_INTR [00:00] */
#define BCHP_AON_PM_L2_PCI_STATUS_CEC_INTR_MASK 0x00000001
#define BCHP_AON_PM_L2_PCI_STATUS_CEC_INTR_SHIFT 0
#define BCHP_AON_PM_L2_PCI_STATUS_CEC_INTR_DEFAULT 0
/***************************************************************************
*PCI_SET - PCI interrupt Set Register
***************************************************************************/
/* AON_PM_L2 :: PCI_SET :: reserved0 [31:15] */
#define BCHP_AON_PM_L2_PCI_SET_reserved0_MASK 0xffff8000
#define BCHP_AON_PM_L2_PCI_SET_reserved0_SHIFT 15
/* AON_PM_L2 :: PCI_SET :: FP_RESET [14:14] */
#define BCHP_AON_PM_L2_PCI_SET_FP_RESET_MASK 0x00004000
#define BCHP_AON_PM_L2_PCI_SET_FP_RESET_SHIFT 14
#define BCHP_AON_PM_L2_PCI_SET_FP_RESET_DEFAULT 0
/* AON_PM_L2 :: PCI_SET :: BOUNDARY_SCAN_REQ [13:13] */
#define BCHP_AON_PM_L2_PCI_SET_BOUNDARY_SCAN_REQ_MASK 0x00002000
#define BCHP_AON_PM_L2_PCI_SET_BOUNDARY_SCAN_REQ_SHIFT 13
#define BCHP_AON_PM_L2_PCI_SET_BOUNDARY_SCAN_REQ_DEFAULT 0
/* AON_PM_L2 :: PCI_SET :: XPT_PMU [12:12] */
#define BCHP_AON_PM_L2_PCI_SET_XPT_PMU_MASK 0x00001000
#define BCHP_AON_PM_L2_PCI_SET_XPT_PMU_SHIFT 12
#define BCHP_AON_PM_L2_PCI_SET_XPT_PMU_DEFAULT 0
/* AON_PM_L2 :: PCI_SET :: FTM [11:11] */
#define BCHP_AON_PM_L2_PCI_SET_FTM_MASK 0x00000800
#define BCHP_AON_PM_L2_PCI_SET_FTM_SHIFT 11
#define BCHP_AON_PM_L2_PCI_SET_FTM_DEFAULT 0
/* AON_PM_L2 :: PCI_SET :: SDS0_AFEC [10:10] */
#define BCHP_AON_PM_L2_PCI_SET_SDS0_AFEC_MASK 0x00000400
#define BCHP_AON_PM_L2_PCI_SET_SDS0_AFEC_SHIFT 10
#define BCHP_AON_PM_L2_PCI_SET_SDS0_AFEC_DEFAULT 0
/* AON_PM_L2 :: PCI_SET :: SDS0_TFEC [09:09] */
#define BCHP_AON_PM_L2_PCI_SET_SDS0_TFEC_MASK 0x00000200
#define BCHP_AON_PM_L2_PCI_SET_SDS0_TFEC_SHIFT 9
#define BCHP_AON_PM_L2_PCI_SET_SDS0_TFEC_DEFAULT 0
/* AON_PM_L2 :: PCI_SET :: SDS0_RCVR_1 [08:08] */
#define BCHP_AON_PM_L2_PCI_SET_SDS0_RCVR_1_MASK 0x00000100
#define BCHP_AON_PM_L2_PCI_SET_SDS0_RCVR_1_SHIFT 8
#define BCHP_AON_PM_L2_PCI_SET_SDS0_RCVR_1_DEFAULT 0
/* AON_PM_L2 :: PCI_SET :: SDS0_RCVR_0 [07:07] */
#define BCHP_AON_PM_L2_PCI_SET_SDS0_RCVR_0_MASK 0x00000080
#define BCHP_AON_PM_L2_PCI_SET_SDS0_RCVR_0_SHIFT 7
#define BCHP_AON_PM_L2_PCI_SET_SDS0_RCVR_0_DEFAULT 0
/* AON_PM_L2 :: PCI_SET :: WOL_ENET [06:06] */
#define BCHP_AON_PM_L2_PCI_SET_WOL_ENET_MASK 0x00000040
#define BCHP_AON_PM_L2_PCI_SET_WOL_ENET_SHIFT 6
#define BCHP_AON_PM_L2_PCI_SET_WOL_ENET_DEFAULT 0
/* AON_PM_L2 :: PCI_SET :: GPIO [05:05] */
#define BCHP_AON_PM_L2_PCI_SET_GPIO_MASK 0x00000020
#define BCHP_AON_PM_L2_PCI_SET_GPIO_SHIFT 5
#define BCHP_AON_PM_L2_PCI_SET_GPIO_DEFAULT 0
/* AON_PM_L2 :: PCI_SET :: NMI_B_INTR [04:04] */
#define BCHP_AON_PM_L2_PCI_SET_NMI_B_INTR_MASK 0x00000010
#define BCHP_AON_PM_L2_PCI_SET_NMI_B_INTR_SHIFT 4
#define BCHP_AON_PM_L2_PCI_SET_NMI_B_INTR_DEFAULT 0
/* AON_PM_L2 :: PCI_SET :: TIMER_INTR [03:03] */
#define BCHP_AON_PM_L2_PCI_SET_TIMER_INTR_MASK 0x00000008
#define BCHP_AON_PM_L2_PCI_SET_TIMER_INTR_SHIFT 3
#define BCHP_AON_PM_L2_PCI_SET_TIMER_INTR_DEFAULT 0
/* AON_PM_L2 :: PCI_SET :: KPD_INTR [02:02] */
#define BCHP_AON_PM_L2_PCI_SET_KPD_INTR_MASK 0x00000004
#define BCHP_AON_PM_L2_PCI_SET_KPD_INTR_SHIFT 2
#define BCHP_AON_PM_L2_PCI_SET_KPD_INTR_DEFAULT 0
/* AON_PM_L2 :: PCI_SET :: IRR_INTR [01:01] */
#define BCHP_AON_PM_L2_PCI_SET_IRR_INTR_MASK 0x00000002
#define BCHP_AON_PM_L2_PCI_SET_IRR_INTR_SHIFT 1
#define BCHP_AON_PM_L2_PCI_SET_IRR_INTR_DEFAULT 0
/* AON_PM_L2 :: PCI_SET :: CEC_INTR [00:00] */
#define BCHP_AON_PM_L2_PCI_SET_CEC_INTR_MASK 0x00000001
#define BCHP_AON_PM_L2_PCI_SET_CEC_INTR_SHIFT 0
#define BCHP_AON_PM_L2_PCI_SET_CEC_INTR_DEFAULT 0
/***************************************************************************
*PCI_CLEAR - PCI interrupt Clear Register
***************************************************************************/
/* AON_PM_L2 :: PCI_CLEAR :: reserved0 [31:15] */
#define BCHP_AON_PM_L2_PCI_CLEAR_reserved0_MASK 0xffff8000
#define BCHP_AON_PM_L2_PCI_CLEAR_reserved0_SHIFT 15
/* AON_PM_L2 :: PCI_CLEAR :: FP_RESET [14:14] */
#define BCHP_AON_PM_L2_PCI_CLEAR_FP_RESET_MASK 0x00004000
#define BCHP_AON_PM_L2_PCI_CLEAR_FP_RESET_SHIFT 14
#define BCHP_AON_PM_L2_PCI_CLEAR_FP_RESET_DEFAULT 0
/* AON_PM_L2 :: PCI_CLEAR :: BOUNDARY_SCAN_REQ [13:13] */
#define BCHP_AON_PM_L2_PCI_CLEAR_BOUNDARY_SCAN_REQ_MASK 0x00002000
#define BCHP_AON_PM_L2_PCI_CLEAR_BOUNDARY_SCAN_REQ_SHIFT 13
#define BCHP_AON_PM_L2_PCI_CLEAR_BOUNDARY_SCAN_REQ_DEFAULT 0
/* AON_PM_L2 :: PCI_CLEAR :: XPT_PMU [12:12] */
#define BCHP_AON_PM_L2_PCI_CLEAR_XPT_PMU_MASK 0x00001000
#define BCHP_AON_PM_L2_PCI_CLEAR_XPT_PMU_SHIFT 12
#define BCHP_AON_PM_L2_PCI_CLEAR_XPT_PMU_DEFAULT 0
/* AON_PM_L2 :: PCI_CLEAR :: FTM [11:11] */
#define BCHP_AON_PM_L2_PCI_CLEAR_FTM_MASK 0x00000800
#define BCHP_AON_PM_L2_PCI_CLEAR_FTM_SHIFT 11
#define BCHP_AON_PM_L2_PCI_CLEAR_FTM_DEFAULT 0
/* AON_PM_L2 :: PCI_CLEAR :: SDS0_AFEC [10:10] */
#define BCHP_AON_PM_L2_PCI_CLEAR_SDS0_AFEC_MASK 0x00000400
#define BCHP_AON_PM_L2_PCI_CLEAR_SDS0_AFEC_SHIFT 10
#define BCHP_AON_PM_L2_PCI_CLEAR_SDS0_AFEC_DEFAULT 0
/* AON_PM_L2 :: PCI_CLEAR :: SDS0_TFEC [09:09] */
#define BCHP_AON_PM_L2_PCI_CLEAR_SDS0_TFEC_MASK 0x00000200
#define BCHP_AON_PM_L2_PCI_CLEAR_SDS0_TFEC_SHIFT 9
#define BCHP_AON_PM_L2_PCI_CLEAR_SDS0_TFEC_DEFAULT 0
/* AON_PM_L2 :: PCI_CLEAR :: SDS0_RCVR_1 [08:08] */
#define BCHP_AON_PM_L2_PCI_CLEAR_SDS0_RCVR_1_MASK 0x00000100
#define BCHP_AON_PM_L2_PCI_CLEAR_SDS0_RCVR_1_SHIFT 8
#define BCHP_AON_PM_L2_PCI_CLEAR_SDS0_RCVR_1_DEFAULT 0
/* AON_PM_L2 :: PCI_CLEAR :: SDS0_RCVR_0 [07:07] */
#define BCHP_AON_PM_L2_PCI_CLEAR_SDS0_RCVR_0_MASK 0x00000080
#define BCHP_AON_PM_L2_PCI_CLEAR_SDS0_RCVR_0_SHIFT 7
#define BCHP_AON_PM_L2_PCI_CLEAR_SDS0_RCVR_0_DEFAULT 0
/* AON_PM_L2 :: PCI_CLEAR :: WOL_ENET [06:06] */
#define BCHP_AON_PM_L2_PCI_CLEAR_WOL_ENET_MASK 0x00000040
#define BCHP_AON_PM_L2_PCI_CLEAR_WOL_ENET_SHIFT 6
#define BCHP_AON_PM_L2_PCI_CLEAR_WOL_ENET_DEFAULT 0
/* AON_PM_L2 :: PCI_CLEAR :: GPIO [05:05] */
#define BCHP_AON_PM_L2_PCI_CLEAR_GPIO_MASK 0x00000020
#define BCHP_AON_PM_L2_PCI_CLEAR_GPIO_SHIFT 5
#define BCHP_AON_PM_L2_PCI_CLEAR_GPIO_DEFAULT 0
/* AON_PM_L2 :: PCI_CLEAR :: NMI_B_INTR [04:04] */
#define BCHP_AON_PM_L2_PCI_CLEAR_NMI_B_INTR_MASK 0x00000010
#define BCHP_AON_PM_L2_PCI_CLEAR_NMI_B_INTR_SHIFT 4
#define BCHP_AON_PM_L2_PCI_CLEAR_NMI_B_INTR_DEFAULT 0
/* AON_PM_L2 :: PCI_CLEAR :: TIMER_INTR [03:03] */
#define BCHP_AON_PM_L2_PCI_CLEAR_TIMER_INTR_MASK 0x00000008
#define BCHP_AON_PM_L2_PCI_CLEAR_TIMER_INTR_SHIFT 3
#define BCHP_AON_PM_L2_PCI_CLEAR_TIMER_INTR_DEFAULT 0
/* AON_PM_L2 :: PCI_CLEAR :: KPD_INTR [02:02] */
#define BCHP_AON_PM_L2_PCI_CLEAR_KPD_INTR_MASK 0x00000004
#define BCHP_AON_PM_L2_PCI_CLEAR_KPD_INTR_SHIFT 2
#define BCHP_AON_PM_L2_PCI_CLEAR_KPD_INTR_DEFAULT 0
/* AON_PM_L2 :: PCI_CLEAR :: IRR_INTR [01:01] */
#define BCHP_AON_PM_L2_PCI_CLEAR_IRR_INTR_MASK 0x00000002
#define BCHP_AON_PM_L2_PCI_CLEAR_IRR_INTR_SHIFT 1
#define BCHP_AON_PM_L2_PCI_CLEAR_IRR_INTR_DEFAULT 0
/* AON_PM_L2 :: PCI_CLEAR :: CEC_INTR [00:00] */
#define BCHP_AON_PM_L2_PCI_CLEAR_CEC_INTR_MASK 0x00000001
#define BCHP_AON_PM_L2_PCI_CLEAR_CEC_INTR_SHIFT 0
#define BCHP_AON_PM_L2_PCI_CLEAR_CEC_INTR_DEFAULT 0
/***************************************************************************
*PCI_MASK_STATUS - PCI interrupt Mask Status Register
***************************************************************************/
/* AON_PM_L2 :: PCI_MASK_STATUS :: reserved0 [31:15] */
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_reserved0_MASK 0xffff8000
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_reserved0_SHIFT 15
/* AON_PM_L2 :: PCI_MASK_STATUS :: FP_RESET [14:14] */
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_FP_RESET_MASK 0x00004000
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_FP_RESET_SHIFT 14
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_FP_RESET_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_STATUS :: BOUNDARY_SCAN_REQ [13:13] */
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_BOUNDARY_SCAN_REQ_MASK 0x00002000
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_BOUNDARY_SCAN_REQ_SHIFT 13
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_BOUNDARY_SCAN_REQ_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_STATUS :: XPT_PMU [12:12] */
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_XPT_PMU_MASK 0x00001000
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_XPT_PMU_SHIFT 12
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_XPT_PMU_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_STATUS :: FTM [11:11] */
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_FTM_MASK 0x00000800
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_FTM_SHIFT 11
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_FTM_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_STATUS :: SDS0_AFEC [10:10] */
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_SDS0_AFEC_MASK 0x00000400
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_SDS0_AFEC_SHIFT 10
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_SDS0_AFEC_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_STATUS :: SDS0_TFEC [09:09] */
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_SDS0_TFEC_MASK 0x00000200
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_SDS0_TFEC_SHIFT 9
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_SDS0_TFEC_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_STATUS :: SDS0_RCVR_1 [08:08] */
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_SDS0_RCVR_1_MASK 0x00000100
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_SDS0_RCVR_1_SHIFT 8
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_SDS0_RCVR_1_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_STATUS :: SDS0_RCVR_0 [07:07] */
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_SDS0_RCVR_0_MASK 0x00000080
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_SDS0_RCVR_0_SHIFT 7
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_SDS0_RCVR_0_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_STATUS :: WOL_ENET [06:06] */
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_WOL_ENET_MASK 0x00000040
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_WOL_ENET_SHIFT 6
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_WOL_ENET_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_STATUS :: GPIO [05:05] */
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_GPIO_MASK 0x00000020
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_GPIO_SHIFT 5
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_GPIO_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_STATUS :: NMI_B_INTR [04:04] */
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_NMI_B_INTR_MASK 0x00000010
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_NMI_B_INTR_SHIFT 4
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_NMI_B_INTR_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_STATUS :: TIMER_INTR [03:03] */
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_TIMER_INTR_MASK 0x00000008
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_TIMER_INTR_SHIFT 3
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_TIMER_INTR_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_STATUS :: KPD_INTR [02:02] */
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_KPD_INTR_MASK 0x00000004
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_KPD_INTR_SHIFT 2
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_KPD_INTR_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_STATUS :: IRR_INTR [01:01] */
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_IRR_INTR_MASK 0x00000002
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_IRR_INTR_SHIFT 1
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_IRR_INTR_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_STATUS :: CEC_INTR [00:00] */
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_CEC_INTR_MASK 0x00000001
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_CEC_INTR_SHIFT 0
#define BCHP_AON_PM_L2_PCI_MASK_STATUS_CEC_INTR_DEFAULT 1
/***************************************************************************
*PCI_MASK_SET - PCI interrupt Mask Set Register
***************************************************************************/
/* AON_PM_L2 :: PCI_MASK_SET :: reserved0 [31:15] */
#define BCHP_AON_PM_L2_PCI_MASK_SET_reserved0_MASK 0xffff8000
#define BCHP_AON_PM_L2_PCI_MASK_SET_reserved0_SHIFT 15
/* AON_PM_L2 :: PCI_MASK_SET :: FP_RESET [14:14] */
#define BCHP_AON_PM_L2_PCI_MASK_SET_FP_RESET_MASK 0x00004000
#define BCHP_AON_PM_L2_PCI_MASK_SET_FP_RESET_SHIFT 14
#define BCHP_AON_PM_L2_PCI_MASK_SET_FP_RESET_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_SET :: BOUNDARY_SCAN_REQ [13:13] */
#define BCHP_AON_PM_L2_PCI_MASK_SET_BOUNDARY_SCAN_REQ_MASK 0x00002000
#define BCHP_AON_PM_L2_PCI_MASK_SET_BOUNDARY_SCAN_REQ_SHIFT 13
#define BCHP_AON_PM_L2_PCI_MASK_SET_BOUNDARY_SCAN_REQ_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_SET :: XPT_PMU [12:12] */
#define BCHP_AON_PM_L2_PCI_MASK_SET_XPT_PMU_MASK 0x00001000
#define BCHP_AON_PM_L2_PCI_MASK_SET_XPT_PMU_SHIFT 12
#define BCHP_AON_PM_L2_PCI_MASK_SET_XPT_PMU_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_SET :: FTM [11:11] */
#define BCHP_AON_PM_L2_PCI_MASK_SET_FTM_MASK 0x00000800
#define BCHP_AON_PM_L2_PCI_MASK_SET_FTM_SHIFT 11
#define BCHP_AON_PM_L2_PCI_MASK_SET_FTM_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_SET :: SDS0_AFEC [10:10] */
#define BCHP_AON_PM_L2_PCI_MASK_SET_SDS0_AFEC_MASK 0x00000400
#define BCHP_AON_PM_L2_PCI_MASK_SET_SDS0_AFEC_SHIFT 10
#define BCHP_AON_PM_L2_PCI_MASK_SET_SDS0_AFEC_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_SET :: SDS0_TFEC [09:09] */
#define BCHP_AON_PM_L2_PCI_MASK_SET_SDS0_TFEC_MASK 0x00000200
#define BCHP_AON_PM_L2_PCI_MASK_SET_SDS0_TFEC_SHIFT 9
#define BCHP_AON_PM_L2_PCI_MASK_SET_SDS0_TFEC_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_SET :: SDS0_RCVR_1 [08:08] */
#define BCHP_AON_PM_L2_PCI_MASK_SET_SDS0_RCVR_1_MASK 0x00000100
#define BCHP_AON_PM_L2_PCI_MASK_SET_SDS0_RCVR_1_SHIFT 8
#define BCHP_AON_PM_L2_PCI_MASK_SET_SDS0_RCVR_1_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_SET :: SDS0_RCVR_0 [07:07] */
#define BCHP_AON_PM_L2_PCI_MASK_SET_SDS0_RCVR_0_MASK 0x00000080
#define BCHP_AON_PM_L2_PCI_MASK_SET_SDS0_RCVR_0_SHIFT 7
#define BCHP_AON_PM_L2_PCI_MASK_SET_SDS0_RCVR_0_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_SET :: WOL_ENET [06:06] */
#define BCHP_AON_PM_L2_PCI_MASK_SET_WOL_ENET_MASK 0x00000040
#define BCHP_AON_PM_L2_PCI_MASK_SET_WOL_ENET_SHIFT 6
#define BCHP_AON_PM_L2_PCI_MASK_SET_WOL_ENET_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_SET :: GPIO [05:05] */
#define BCHP_AON_PM_L2_PCI_MASK_SET_GPIO_MASK 0x00000020
#define BCHP_AON_PM_L2_PCI_MASK_SET_GPIO_SHIFT 5
#define BCHP_AON_PM_L2_PCI_MASK_SET_GPIO_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_SET :: NMI_B_INTR [04:04] */
#define BCHP_AON_PM_L2_PCI_MASK_SET_NMI_B_INTR_MASK 0x00000010
#define BCHP_AON_PM_L2_PCI_MASK_SET_NMI_B_INTR_SHIFT 4
#define BCHP_AON_PM_L2_PCI_MASK_SET_NMI_B_INTR_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_SET :: TIMER_INTR [03:03] */
#define BCHP_AON_PM_L2_PCI_MASK_SET_TIMER_INTR_MASK 0x00000008
#define BCHP_AON_PM_L2_PCI_MASK_SET_TIMER_INTR_SHIFT 3
#define BCHP_AON_PM_L2_PCI_MASK_SET_TIMER_INTR_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_SET :: KPD_INTR [02:02] */
#define BCHP_AON_PM_L2_PCI_MASK_SET_KPD_INTR_MASK 0x00000004
#define BCHP_AON_PM_L2_PCI_MASK_SET_KPD_INTR_SHIFT 2
#define BCHP_AON_PM_L2_PCI_MASK_SET_KPD_INTR_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_SET :: IRR_INTR [01:01] */
#define BCHP_AON_PM_L2_PCI_MASK_SET_IRR_INTR_MASK 0x00000002
#define BCHP_AON_PM_L2_PCI_MASK_SET_IRR_INTR_SHIFT 1
#define BCHP_AON_PM_L2_PCI_MASK_SET_IRR_INTR_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_SET :: CEC_INTR [00:00] */
#define BCHP_AON_PM_L2_PCI_MASK_SET_CEC_INTR_MASK 0x00000001
#define BCHP_AON_PM_L2_PCI_MASK_SET_CEC_INTR_SHIFT 0
#define BCHP_AON_PM_L2_PCI_MASK_SET_CEC_INTR_DEFAULT 1
/***************************************************************************
*PCI_MASK_CLEAR - PCI interrupt Mask Clear Register
***************************************************************************/
/* AON_PM_L2 :: PCI_MASK_CLEAR :: reserved0 [31:15] */
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_reserved0_MASK 0xffff8000
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_reserved0_SHIFT 15
/* AON_PM_L2 :: PCI_MASK_CLEAR :: FP_RESET [14:14] */
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_FP_RESET_MASK 0x00004000
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_FP_RESET_SHIFT 14
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_FP_RESET_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_CLEAR :: BOUNDARY_SCAN_REQ [13:13] */
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_BOUNDARY_SCAN_REQ_MASK 0x00002000
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_BOUNDARY_SCAN_REQ_SHIFT 13
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_BOUNDARY_SCAN_REQ_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_CLEAR :: XPT_PMU [12:12] */
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_XPT_PMU_MASK 0x00001000
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_XPT_PMU_SHIFT 12
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_XPT_PMU_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_CLEAR :: FTM [11:11] */
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_FTM_MASK 0x00000800
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_FTM_SHIFT 11
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_FTM_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_CLEAR :: SDS0_AFEC [10:10] */
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_SDS0_AFEC_MASK 0x00000400
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_SDS0_AFEC_SHIFT 10
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_SDS0_AFEC_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_CLEAR :: SDS0_TFEC [09:09] */
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_SDS0_TFEC_MASK 0x00000200
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_SDS0_TFEC_SHIFT 9
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_SDS0_TFEC_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_CLEAR :: SDS0_RCVR_1 [08:08] */
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_SDS0_RCVR_1_MASK 0x00000100
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_SDS0_RCVR_1_SHIFT 8
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_SDS0_RCVR_1_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_CLEAR :: SDS0_RCVR_0 [07:07] */
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_SDS0_RCVR_0_MASK 0x00000080
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_SDS0_RCVR_0_SHIFT 7
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_SDS0_RCVR_0_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_CLEAR :: WOL_ENET [06:06] */
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_WOL_ENET_MASK 0x00000040
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_WOL_ENET_SHIFT 6
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_WOL_ENET_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_CLEAR :: GPIO [05:05] */
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_GPIO_MASK 0x00000020
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_GPIO_SHIFT 5
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_GPIO_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_CLEAR :: NMI_B_INTR [04:04] */
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_NMI_B_INTR_MASK 0x00000010
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_NMI_B_INTR_SHIFT 4
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_NMI_B_INTR_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_CLEAR :: TIMER_INTR [03:03] */
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_TIMER_INTR_MASK 0x00000008
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_TIMER_INTR_SHIFT 3
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_TIMER_INTR_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_CLEAR :: KPD_INTR [02:02] */
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_KPD_INTR_MASK 0x00000004
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_KPD_INTR_SHIFT 2
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_KPD_INTR_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_CLEAR :: IRR_INTR [01:01] */
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_IRR_INTR_MASK 0x00000002
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_IRR_INTR_SHIFT 1
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_IRR_INTR_DEFAULT 1
/* AON_PM_L2 :: PCI_MASK_CLEAR :: CEC_INTR [00:00] */
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_CEC_INTR_MASK 0x00000001
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_CEC_INTR_SHIFT 0
#define BCHP_AON_PM_L2_PCI_MASK_CLEAR_CEC_INTR_DEFAULT 1
#endif /* #ifndef BCHP_AON_PM_L2_H__ */
/* End of File */